



(12)

## EUROPEAN PATENT APPLICATION

(43) Date of publication:  
14.11.2012 Bulletin 2012/46

(51) Int Cl.:  
**G09G 3/32 (2006.01)**

(21) Application number: 12167672.0

(22) Date of filing: 11.05.2012

(84) Designated Contracting States:  
**AL AT BE BG CH CY CZ DE DK EE ES FI FR GB  
GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO  
PL PT RO RS SE SI SK SM TR**  
Designated Extension States:  
**BA ME**

(30) Priority: 13.05.2011 CN 201110124714

(71) Applicant: **Boe Technology Group Co. Ltd.**  
**Beijing 100015 (CN)**

(72) Inventors:  

- Wu, Zhongyuan  
100176 Beijing (CN)
- Duan, Liye  
100176 Beijing (CN)
- Yuan, Guangcai  
100176 Beijing (CN)

(74) Representative: **Brötz, Helmut et al**  
**Rieder & Partner**  
**Corneliusstraße 45**  
**42329 Wuppertal (DE)**

### (54) Pixel unit circuit, pixel array, display panel and display panel driving method

(57) The disclosed technology is related to a pixel unit circuit, a pixel array, a display panel and display panel driving method. The pixel circuit array includes pixel unit circuits, and each of the pixel unit circuit includes a pre-charge circuit, a compensation circuit, a holding circuit, a driving circuit, a light emitting circuit, a first power supply

terminal, a second power supply terminal, a third power supply terminal, a scanning control terminal, a first control terminal and a second control terminal. With the pixel unit circuit, as long as the inputted direct-current reference voltage and the data voltage signal are not varied, the current delivered to an OLED remains constant, thus the uniformity of the OLED can be compensated for.



FIG.6B



(11)

**EP 2 523 182 A1**

**Description****BACKGROUND**

5 [0001] Embodiments of the disclosed technology relate to a pixel unit circuit, a pixel array, a display panel and display panel driving method.

10 [0002] As a light emitting device of current type, an organic light emitting diode (OLED) has been increasingly used in high-performance display apparatuses. A traditional passive matrix organic light emitting display (PMOLED) requires less driving time for a single pixel as the size of the display is gradually increased, thus it is necessary to increase transient current and increase power consumption. Meanwhile, application of a large current may cause the voltage drop on the ITO (indium tin oxide) line to an extremely large level and make the operation voltage for the OLED extremely high, and thereby the efficiency thereof is reduced. By contrast, an active matrix organic light emitting display (AMOLED) can input current for each pixel in a line by line scan manner with a switching element, and can solve these problems.

15 [0003] During the operation of the AMOLED pixel circuit, due to the uniformity of the threshold voltage of the TFTs as switching elements, the uniformity of the OLED itself or resistance voltage drop (IR Drop, a phenomenon in which, in a rear board, the voltage of a region that is close to the ARVDD power supply position is higher than that of a region that is far away from the power supply position) etc, circuit instability and unevenness of the OLED luminance may be incurred, thereby the pixel circuit array as a whole is affected. Therefore, the circuit being driven by the OLED needs to be improved in related arts, so that compensation is performed on the pixels with the OLED driving circuit.

20 [0004] According to driving type, the AMOLED can be divided into three categories, i.e., digital type, current type and voltage type. Similar to the traditional AMOLED driving method, the driving method of the voltage type is a method in which a voltage signal representing a gray scale is provided by an integrated driving chip, and the voltage signal will be converted to a current signal inside the pixel circuit so as to drive the OLED pixel. This method is advantageous in that the driving speed is fast and the implementation is easy, is suitable to driving display panels of a large size, and has been widely employed in industries.

25 [0005] Fig. 1 shows a first kind of driving circuit of the voltage type for driving the OLED in related arts. In each pixel, a voltage signal on the data line is transmitted by the T2 to the gate of the T1, and the received data voltage signal is converted by the T1 into a corresponding data current signal and supplied to the OLED. When normally operated, the T1 is in a saturation condition, and the current thereof can be represented as:

$$30 I_{OLED} = \frac{1}{2} \mu_p \cdot C_{ox} \cdot \frac{W}{L} \cdot (V_{data} - ARVDD - V_{thp})^2 \quad (1)$$

35 where  $\mu_p$  represents a mobility of carriers,  $C_{ox}$  represents a gate oxide capacitance, W/L represents a ratio of width to length of a TFT channel,  $V_{data}$  represents a data voltage, ARVDD represents a power supply of the rear board of the AMOLED and is shared by all of the pixel unit circuits, and  $V_{thp}$  represents the threshold voltage of the T1. As can be known from the above expression, if the  $V_{thp}$  of the driving TFT (T1 in Fig. 1) in different pixel unit circuits are different, there exists a difference in the currents delivered to the respective OLEDs even if the data voltages to be delivered are of the same; meanwhile, if the ARVDD practically applied to the respective pixels are different, there also exists a difference in the currents delivered to the OLEDs.

40 [0006] Fig. 2A is a schematic diagram showing a second kind of the driving circuit of the voltage type for driving the OLED in related arts, and Fig. 2B shows a timing control diagram for the driving circuit of the voltage type. In this circuit, the voltage applied to the gate of the T2 is a voltage of  $V_{DATA} + V_{thp}$ , which is independent of the power supply voltage VDD, thus this circuit can compensate for the IR Drop, but can not compensate for the uniformity of the TFTs.

45 [0007] Fig. 3A is a schematic diagram showing a third kind of the driving circuit of the voltage type for driving the OLED in related arts, and Fig. 3B shows a timing control diagram for the driving circuit of the voltage type. In this circuit structure, the voltage practically applied to the gate of the transistor T1 is independent of the threshold voltage  $V_{th}$  of the T1 and the power supply voltage ELVDD, and the threshold voltage uniformity of the driving transistor T1 and the IR Drop can be compensated for. However, this circuit requires four TFTs and two capacitors, and the voltage practically applied to the gate of the transistor T1 is associated with a ratio of the two capacitors; whereas the magnitudes of the two capacitors in this circuit differ not much, and a dynamic range of the inputted voltage is relatively small.

50 [0008] Fig. 4A is a schematic diagram showing a fourth kind of the driving circuit of the voltage type for driving the OLED in related arts, and Fig. 4B shows a timing control diagram for the driving circuit of the voltage type. In this circuit, the current inputted to the OLED remains constant, and the uniformity of the OLED can be compensated for; however, the voltage applied to the gate of the transistor T1 is associated with both of the threshold voltage  $V_{th}$  of the T1 and the power supply voltage ELVDD, and the threshold voltage uniformity of the driving transistor T1 and the IR Drop can not

be compensated for.

## SUMMARY

5 [0009] One embodiment according to the disclosed technology provides a pixel circuit array comprising: scanning lines; data lines; and pixel unit circuits defined by the scanning lines and the data lines intersected with each other. Each of the pixel unit circuits comprise a light emitting circuit for emitting light, a driving circuit for driving the light emitting circuit, a precharge circuit for normally operating the driving circuit, a compensation circuit for compensating for the threshold voltage of the driving circuit, a holding circuit for holding voltages of a control terminal and an input terminal  
10 of the driving circuit, a first power supply terminal for supplying voltage to the precharge circuit, a second power supply terminal for supplying voltage to the driving circuit, a third power supply terminal for supplying voltage to the light emitting circuit, a scanning control terminal for controlling the precharge circuit to be operated or switched off, a first control terminal for controlling the holding circuit to be operated or switched off; and a second control terminal for controlling the compensation circuit to be operated or switched off; wherein the input terminal of the precharge circuit is connected  
15 to the first power supply terminal, a first output terminal thereof is connected to the input terminal of the holding circuit, the second output terminal thereof is connected to the input terminal of the compensation circuit and the control terminal of the driving circuit, and the control terminal thereof is connected to the scanning control terminal; the output terminal of the compensation circuit is connected to the output terminal of the driving circuit and the input terminal of the light emitting circuit, and the control terminal thereof is connected to the second control terminal; wherein the output terminal  
20 of the holding circuit is connected to the input terminal of the driving circuit and the second power supply terminal, and the control terminal thereof is connected to the first control terminal.

[0010] Another embodiment according to the disclosed technology provides an OLED panel comprising the pixel circuit array as described above.

25 [0011] A further embodiment according to the disclosed technology provides an OLED panel driving method used for the above OLED panel, wherein, of the pixel driving circuit therein, the precharge circuit includes a fourth transistor and a first capacitor; the compensation circuit includes a second transistor; the holding circuit includes a third transistor; the driving circuit includes a first transistor; and the light emitting circuit includes an organic light emitting diode (OLED), the method comprising steps of: outputting, by the scanning line, an active signal through the scanning control terminal so as to turn on the fourth transistor, and outputting an inactive signal by the first control terminal and the second control terminal so as to turn off the second transistor and the third transistor; inputting the active signal to the gate of the first transistor so as to turn on the first transistor; and transmitting a first level signal outputted from the second power supply terminal to the anode of the OLED through the first transistor.

## BRIEF DESCRIPTION OF THE DRAWINGS

35 [0012] Fig. 1 shows a first kind of a driving circuit of a voltage type for driving an OLED in related arts;  
[0013] Fig. 2A is a schematic diagram showing a second kind of the driving circuit of the voltage type for driving the OLED in related arts;  
40 [0014] Fig. 2B shows a timing control diagram for the driving circuit of the voltage type;  
[0015] Fig. 3A is a schematic diagram showing a third kind of the driving circuit of the voltage type for driving the OLED in related arts;  
[0016] Fig. 3B shows a timing control diagram for the driving circuit of the voltage type;  
[0017] Fig. 4A is a schematic diagram showing a fourth kind of the driving circuit of the voltage type for driving the OLED in related arts;  
45 [0018] Fig. 4B shows a timing control diagram for the driving circuit of the voltage type;  
[0019] Fig. 5 is a diagram showing a main structure of an OLED panel according to an embodiment of the disclosed technology;  
[0020] Fig. 6A is a diagram showing a main structure of a pixel unit circuit according to an embodiment of the disclosed technology; and  
50 [0021] Fig. 6B a diagram showing a detailed structure of the pixel unit circuit according to an embodiment of the disclosed technology.

## DETAILED DESCRIPTION

55 [0022] An OLED panel according to an embodiment of the disclosed technology includes a first power supply terminal, a second power supply terminal, a third power supply terminal and a pixel circuit array. The pixel circuit array comprises a plurality of pixel unit circuits, and the pixel circuit array further includes scanning lines and data lines. Each of the pixel unit circuits includes a first transistor, a second transistor, a third transistor, a fourth transistor, a first capacitor and an

organic light emitting diode (OLED). The gate of the first transistor is connected to one terminal of the first capacitor and the source of the second transistor. The source of the first transistor is connected to the drain of the third transistor and the second power supply terminal. The drain of the first transistor is connected to the drain of the second transistor and the anode of the OLED. The source of the third transistor is connected to another terminal of the first capacitor and the drain of the fourth transistor. The gate of the fourth transistor is connected to the scanning line. The source of the fourth transistor is connected to the first power supply terminal. The adoption of the pixel unit circuits provided by the embodiment of the disclosed technology allows a current delivered to the OLED to be independent of the threshold voltage of TFTs and the power supply voltage, thus the uniformity of the threshold voltages of TFTs, the uniformity of the OLEDs and the IR Drop can be compensated for. Furthermore, the number of devices employed by disclosed technology is relative small, thus the aperture ratio can be effectively improved.

**[0023]** With reference to Fig. 5, the display panel according to the embodiment of the disclosed technology includes a pixel circuit array 501. The OLED panel further includes a control circuit 502 for supplying a control signal to the pixel circuit array 501.

**[0024]** In addition to scanning lines, data lines and pixel unit circuits, the pixel circuit array 501 comprises pixel unit circuits defined by the scanning lines and the data lines intersected with each other.

**[0025]** With reference to Fig. 6A, the pixel unit circuit according to the embodiment of the disclosed technology comprises a light emitting circuit 605 for emitting light, a driving circuit 604 for driving the light emitting circuit 605; a precharge circuit 601 for normally operating the driving circuit 604; a compensation circuit 602 for compensating for the threshold voltage of the driving circuit 604; a holding circuit 603 for holding voltages of a control terminal and an input terminal of the driving circuit; a first power supply terminal 606 for supplying a voltage to the precharge circuit 601; a second power supply terminal 607 for supplying a voltage to the driving circuit 604; a third power supply terminal 608 for supplying a voltage to the light emitting circuit 605; a scanning control terminal 609 for controlling the precharge circuit 601 to be operated or switched off; a first control terminal 610 for controlling the holding circuit 603 to be operated or switched off; and a second control terminal 611 for controlling the compensation circuit 602 to be operated or switched off. Of the precharge circuit 601, an input terminal is connected to the first power supply terminal 606, a first output terminal is connected to the input terminal of the holding circuit 603, a second output terminal is connected to the input terminal of the compensation circuit 602 and the control terminal of the driving circuit 604, and a control terminal is connected to the scanning control terminal 609. Of the compensation circuit 602, an output terminal is connected to an output terminal of the driving circuit 604 and an input terminal of the light emitting circuit 605, and a control terminal is connected to the second control terminal 611. Of the holding circuit 603, an output terminal is connected to an input terminal of the driving circuit 604 and the second power supply terminal 607, and a control terminal is connected to the first control terminal 610. An output terminal of the light emitting circuit 605 is connected to the third power supply terminal 608. Each of the first control terminal 610 and the second control terminal 611 is connected to the control circuit 502, and different control signals are outputted by the control circuit 502 through the first control terminal 610 and the second control terminal 611.

The scanning control terminal 609 is connected to the scanning lines of the pixel circuit array, and control signals are provided to the precharge circuit 601 by the scanning lines through the scanning control terminal 609. The first power supply terminal 606 is connected to the data lines of the pixel circuit array 501. The second power supply terminal 607 and the third power supply terminal 608 are connected to different power supply voltage terminals respectively.

**[0026]** The first power supply terminal 606, the second power supply terminal 607 and the third power supply terminal 608 are connected to different power supply voltage terminals respectively for supplying the power supply voltages to the pixel circuit array 501.

**[0027]** With reference to 6B, the precharge circuit 601 includes a fourth transistor (simply referred to as T4 hereinafter) and a first capacitor (simply referred to as C1 hereinafter), and the first output terminal of the precharge circuit 601 is the node N1 of Fig. 6B, and the second output terminal thereof is the node N2 of Fig. 6B. The compensation circuit 602 comprises a second transistor (simply referred to as T2 hereinafter). The holding circuit 603 comprises a third transistor (simply referred to as T3 hereinafter). The driving circuit 604 comprises a first transistor (simply referred to as T1 hereinafter). The light emitting circuit 605 comprises an OLED. The input terminal of the precharge circuit 601 refers to the source terminal of the T4, and the output terminal of the precharge circuit 601 refers to the drain terminal of the T4. The input terminal of the compensation circuit 602 refers to the source terminal of the T2, the output terminal of the circuit 602 refers to the drain terminal of the T2. The input terminal of the holding circuit 603 refers to the source terminal of the T3, and the output terminal of the circuit 603 refers to the drain terminal of the T3. The input terminal of the driving circuit 604 refers to the source terminal of the T1, and the output terminal of the circuit 604 refers to the drain terminal of the T1. The input terminal of the light emitting circuit 605 refers to the anode terminal of the light emitting diode T5. If the T4 is turned on, then the precharge circuit 601 is operated, while the T4 is turned off, and then the precharge circuit 601 is switched off. If the T3 is turned on, then the holding circuit 603 is operated, while the T3 is turned off, and then the holding circuit 603 is switched off. If the T2 is turned on, then the compensation circuit 602 is operated, while the T2 is turned off, and then the compensation circuit 602 is switched off.

**[0028]** The gate of the T1 is connected to one terminal of the C1 and the source of the T2; the source of the T1 is

connected to the drain of the T3 and the second power supply terminal 607, and the output terminal of the second power supply terminal 607 is the VP terminal of Fig. 6B. The drain of the T1 is connected to the drain of the T2 and the anode of the OLED. The source of the T3 is connected to another terminal of the C1 and the drain of the T4, and the gate of the T3 is connected to the first control terminal 610. The gate of the T4 is connected to the scanning control terminal 609, the source of the T4 is connected to the first power supply terminal 606, and the output terminal of the first power supply terminal 606 is the VD terminal of Fig. 6B. The gate of the T2 is connected to the second control terminal 611 which is the VC terminal of Fig. 6B; the second control terminal 611 provides a second control signal for the T2. The gate of the T3 is connected to the first control terminal 610 which is the EM terminal of Fig. 6B; the first control terminal 610 provides a first control signal for the T3. In the circuit, the OLED can be equivalent to a light emitting diode T5 and a capacitor  $C_{OLED}$  connected in parallel; the anode of the OLED is the anode of the light emitting diode T5, which is the node N3 of Fig. 6B, i.e., the input terminal of the light emitting circuit 608; the output terminal of the light emitting circuit 608 is the cathode terminal of the light emitting diode T5. The cathode terminal of the light emitting diode T5 is connected to the third power supply terminal 608. The first control signal and the second control signal are both provided by the control circuit 502 on the OLED panel; the control circuit 502 is used to control the first control signal and the second control signal, that is, the control circuit 502 controls the gate voltages of the T2 and the T3 through the second control terminal 611 and the first control terminal 610 respectively.

**[0029]** Each of the first transistor, the second transistor, the third transistor and the fourth transistor in the embodiment of the disclosed technology can be a TFT; in an example, all of the TFTs in the embodiment of the disclosed technology are P-type TFTs. Those skilled in the art can also make modifications or alternation to the embodiment of the disclosed technology. For example, the TFTs of the embodiments of the disclosed technology can be replaced with N-type TFTs, in which case the circuit structure and the control signal timings will be altered correspondingly; and since the operation principle thereof is similar to that of the pixel circuit constituted by the P-type TFTs, those skilled in the art will know how to realize the another embodiment of the disclosed technology with the N-type TFTs under the teachings of the embodiment of the disclosed technology.

**[0030]** In the embodiment of the disclosed technology, the driving of the OLED can be divided into three periods of an initialization period, a compensation period and a holding period.

**[0031]** Initialization Period

**[0032]** The first power supply terminal 606 (VD) and the second power supply terminal 607 (VP) output a low power supply level (ARVSS), while the third power supply terminal 608 outputs a high power supply level (ARVDD). The OLED can be equivalent to a light emitting diode T5 and a second capacitor (simply referred to as  $C_{OLED}$  hereinafter) that are connected in parallel in terms of electrics performance, thus the OLED is reversely turned off. The voltage stored in the node N1 of Fig. 6 at the previous one period is ARVDD, and the voltage stored in the node N2 at the previous one period is  $ARVDD - V_{DATA}(n-1) + VREF + Vthp$ , and then it can be learned that the voltage drop on the C1 is  $-V_{DATA}(n-1) + VREF + Vthp$ , where  $V_{DATA}(n-1)$  is the data voltage inputted in the previous one frame, VREF is a direct-current reference voltage, and Vthp is the threshold voltage of the T1 ( $Vthp < 0$ ). At this moment, the scanning line outputs the low power supply level (VGL), and controls the EM and the VC to be the high power supply level (VGH). The T1 and the T4 are turned on, and the T2 and the T3 are turned off, thus the low power supply level ARVSS are transferred to the node N1 via the T4; due to bootstrap effect by the C1, the voltage of the node N2 is changed to  $ARVSS - V_{DATA}(n-1) + VREF + Vthp$ , i.e., a voltage obtained by subtracting the voltage drop on the C1 from the voltage of the node N1. In the embodiment of the disclosed technology, with the VREF being suitably selected so that  $-V_{DATA}(n-1) + VREF < 0$ , i.e., the voltage at node N2 is a low level, the T1 is turned on, and the voltage of the node N3 is also equal to ARVSS.

**[0033]** Thereafter, the output voltage of the VD terminal is changed from the ARVSS to the data voltages  $V_{DATA}(n)$  of the current frame, the VP remains at the low power supply level (ARVSS), and the VN remains at the high power supply level (ARVDD). At this moment, the voltage of the node N2 is changed to  $V_{DATA}(n) - V_{DATA}(n-1) + VREF + Vthp$ , i.e., a voltage obtained by subtracting the voltage drop on the C1 from the voltage of the node N1. The voltage of the node N3 remains at the ARVSS. The VC is controlled to be the low power supply level (VGL), and the T2 is turned on; the C1 is serially connected to the capacitor  $C_{OLED}$  of the equivalent circuit of the OLED. From the principle of charge conservation, the final voltages of the N2 (which is also referred to as node  $V_{INIT}$  after the T2 is turned on) and the N3 can be obtained as:

50

$$[-V_{DATA}(n-1) + VREF + Vthp] \cdot C_6 + (ARVSS - ARVDD) \cdot C_{OLED} = V_{INIT} \cdot (C_6 + C_{OLED}) \quad (1).$$

55 Thus,

$$V_{INIT} = \frac{[-V_{DATA}(n-1) + VREF + Vthp] \cdot C_6 + (ARVSS - ARVDD) \cdot C_{OLED}}{C_6 + C_{OLED}} \quad (2).$$

5

Since ARVSS-ARVDD<0 and  $C_{OLED} \gg C_6$  generally,

10

$$V_{INIT} \approx ARVSS - ARVDD \quad (3),$$

and the nodes of N2 and N3 are identical in voltage, which is  $V_{INIT}$ . That is, at this period, a precharge to the voltages of the nodes N2 and N3 are completed.

**[0034]** Compensation Period

15 **[0035]** Where the data voltage  $V_{DATA}(n)$  of the current frame is outputted at the VD terminal, the direct-current reference voltage ( VREF ) is outputted at the VP terminal, and the high power supply level signal (ARVDD) is outputted at the VN terminal, the OLED remains reversely turned off. The scanning line (SCAN terminal) and the VC are controlled to be the low power supply level (VGL), and the EM is controlled to be the high power supply level (VGH); at this period, since VREF is higher than zero, and the initialization voltage  $V_{INIT}$  of the nodes N2 and N3 is lower than zero, the T1 which is turned now is equivalent to a diode at this moment, and the current is flowed from the VREF to the node N3 to charge the node N3; after the voltage of node N3 is increased to a voltage of  $VREF + Vthp$  (which is a voltage obtained by adding the VREF to the threshold voltage of the T1), the T1 is turned off. When the compensation period comes to an end, the charge stored on both terminals of the C1 is  $(VREF + Vthp - V_{DATA}(n)) \cdot C_6$ ; since the T4 is operated in the linear region, the threshold voltage is not consumed.

25

**[0036]** Holding Period

30 **[0037]** Where the high power supply level (ARVDD) is outputted at the VD terminal and the low power supply level (ARVSS) is outputted at the VN terminal, the OLED is forwardly turned on. The SCAN and the VC is controlled to be the high power supply level (VGH) and the EM is controlled to be the low power supply level (VGL), then the T1 and the T3 are turned on, and the T2 and the T4 are turned off; C1 is connected between the gate and the source of the T1 for holding the  $V_{GS}$  (that is, gate-source voltage) of the T1, and the charge stored therein remains unchanged. The node N1 is connected to the ARVDD through the T3, and due to bootstrap effect of the C1, the voltage of the node N2 is changed to  $ARVDD - V_{DATA}(n) + VREF + Vthp$ , i.e., a voltage obtained by subtracting the voltage drop on the C1 from the voltage of the node N1. The  $V_{GS}$  of the T1 remains  $VREF + Vthp - V_{DATA}(n)$  (that is, subtracting the voltage of the node N2 from the ARVDD). At this moment, the current flowed through the T1 is represented as:

35

$$I_{OLED} = \frac{1}{2} \cdot \mu_p \cdot Cox \cdot \frac{W}{L} \cdot [VREF + Vthp - V_{DATA}(n) - Vthp]^2 \quad (4);$$

40

thus

45

$$I_{OLED} = \frac{1}{2} \cdot \mu_p \cdot Cox \cdot \frac{W}{L} \cdot [VREF - V_{DATA}(n)]^2 \quad (5).$$

50 As can be learned from the equation (5), the current flowed to the T1 is independent of the threshold voltage of the T1 and the power supply voltage ARVDD; thus with the above three periods, the compensation for the uniformity of the threshold voltage of the T1 and the IR Drop is substantially realized. As long as the inputted direct-current reference voltage VREF and the date voltage  $V_{DATA}(n)$  are constant, the current flowed through the T1 is constant, and the uniformity of the OLED can be effectively compensated for.

**[0038]** Hereinafter, an OLED panel driving method according to an embodiment of the disclosed technology will be explained in details in the following. The method comprises steps as follows.

55 **[0039]** At step 701, an active signal is outputted from the scanning control terminal 609 so as to turn on the fourth transistor, and inactive signals are outputted from the first control terminal 610 and the second control terminal 611 so as to turn off the second transistor and the third transistor. The embodiment of the disclosed technology will be illustrated in connection with Fig. 6B.

[0040] At step 702, the active signal is outputted to the gate of the first transistor so that the first transistor is turned on.

[0041] At step 703, the first level signal outputted from the second power supply terminal 607 is transmitted to the anode of the OLED through the first transistor.

5 [0042] Both the first power supply terminal 606 and the second power supply terminal 607 output the first level signal, the scanning line outputs the active signal by the scanning control terminal 609, and the third power supply terminal 608 outputs the second level signal. In the embodiment of the disclosed technology, the first level signal may be the low power supply level signal (ARVSS), the second level signal may be the high power supply level signal (ARVDD), and the active signal may be the low level signal. The first control signal and the second control signal are made to be the inactive signal at the same time. The anode of the OLED in the pixel unit circuit is the node N3 of Fig. 6B.

10 [0043] Thereafter, the output voltage of the first power supply terminal 606 is changed to the data voltage of the current frame, and the active signal is outputted from the control circuit 502 through the second control terminal 611, so that the second transistor is turned on, and the voltages of the drain and the gate of the first transistor are of the same and equal to the output voltage of the second power supply terminal 607. In the embodiment of the disclosed technology, the active signal can be the low level signal. The second control terminal 611 is connected to the gate of the second transistor, and the control circuit 502 outputs the active signal to the gate of the second transistor through the second control terminal 611, thus the second transistor is turned on. The second power supply terminal 607 outputs the direct-current reference voltage.

15 [0044] The second power supply terminal 607 outputs the second level signal, and the third power supply terminal 608 outputs the first level signal. The active signal is outputted to the gate of the first transistor so that the first transistor is turned on, and the active signal is outputted from the first control terminal 610 so that the third transistor is turned on. The inactive signal is outputted from the second control terminal 611 and the scanning control terminal 609, so that the second transistor and the fourth transistor are turned off and the data current is delivered to the OLED through the drain of the first transistor.

20 [0045] An OLED panel according to an embodiment of the disclosed technology includes the first power supply terminal 606, the second power supply terminal 607, the third power supply terminal 608 and the pixel circuit array 501. The pixel circuit array 501 comprises the pixel unit circuits and further scanning lines. The pixel unit circuit each includes the first transistor, the second transistor, the third transistor, the fourth transistor, the first capacitor and the OLED. The gate of the first transistor is connected to one terminal of the first capacitor and the source of the second transistor. The source of the first transistor is connected to the drain of the third transistor and the second power supply terminal. The drain of the first transistor is connected to the drain of the second transistor and the anode of the OLED. The source of the third transistor is connected to another terminal of the first capacitor and the drain of the fourth transistor. The gate of the fourth transistor is connected to the scanning control terminal, and the source thereof is connected to the first power supply terminal 606.

25 [0046] With the pixel unit circuit provided by the embodiment of the disclosed technology, as long as the inputted direct-current reference voltage and the data voltage signal are not varied, the current delivered to the OLED remains constant, thus the uniformity of the OLED can be compensated for. Furthermore, the current delivered to the OLED is independent of the threshold voltage of the TFTs and the power supply voltage of the OLED panel, thus the uniformity of the threshold voltage of TFTs and the IR Drop can be compensated for. The control method is simple and easy to realize. The structure of the pixel unit circuit according to the embodiment of the disclosed technology is simple, and the required devices are of a small number, thus the aperture ratio can be effectively improved.

30 [0047] Apparently, those skilled in the art can make various alternations and modifications to the embodiments of the disclosed technology without departing from the spirit and scope of the disclosed technology. Thus, provided that the alternations and modifications to the disclosed technology are within the scope of the claims of the disclosed technology and the equivalents thereof, the disclosed technology is also intended to be inclusive of such alternations and modifications.

## Claims

50 1. A pixel circuit array comprising:

scanning lines;  
data lines; and

55 pixel unit circuits defined by the scanning lines and the data lines intersected with each other, each of the pixel unit circuits comprising:

a light emitting circuit for emitting light;  
a driving circuit for driving the light emitting circuit;

a precharge circuit for normally operating the driving circuit;  
 a compensation circuit for compensating for the threshold voltage of the driving circuit;  
 a holding circuit for holding voltages of a control terminal and an input terminal of the driving circuit;  
 a first power supply terminal for supplying voltage to the precharge circuit;  
 a second power supply terminal for supplying voltage to the driving circuit;  
 a third power supply terminal for supplying voltage to the light emitting circuit;  
 a scanning control terminal for controlling the precharge circuit to be operated or switched off;  
 a first control terminal for controlling the holding circuit to be operated or switched off; and  
 a second control terminal for controlling the compensation circuit to be operated or switched off,  
 5 wherein the input terminal of the precharge circuit is connected to the first power supply terminal, a first  
 output terminal thereof is connected to the input terminal of the holding circuit, the second output terminal  
 thereof is connected to the input terminal of the compensation circuit and the control terminal of the driving  
 10 circuit, and the control terminal thereof is connected to the scanning control terminal,  
 wherein the output terminal of the compensation circuit is connected to the output terminal of the driving  
 15 circuit and the input terminal of the light emitting circuit, and the control terminal thereof is connected to the  
 second control terminal, and  
 wherein the output terminal of the holding circuit is connected to the input terminal of the driving circuit and  
 the second power supply terminal, and the control terminal thereof is connected to the first control terminal.

20 2. The pixel circuit array according to claim 1, wherein the precharge circuit comprises a fourth transistor and a first  
 capacitor;  
 the compensation circuit comprises a second transistor;  
 the holding circuit comprises a third transistor;  
 the driving circuit comprises a first transistor;  
 25 the light emitting circuit comprises an organic light emitting diode (OLED), and  
 wherein the gate of the first transistor is connected to one terminal of the first capacitor and the source of the second  
 transistor,  
 the source of the first transistor is connected to the drain of the third transistor and the second power supply terminal,  
 the drain of the first transistor is connected to the drain of the second transistor and the anode of the OLED,  
 30 the gate of the second transistor is connected to the second control terminal,  
 the source of the third transistor is connected to another terminal of the first capacitor and the drain of the fourth  
 transistor, and the gate thereof is connected to the first control terminal, and  
 the gate of the fourth transistor is connected to the scanning control terminal, and the source thereof is connected  
 to the first power supply terminal.

35 3. The pixel circuit array according to claim 2, wherein each of the first transistor, the second transistor, the third  
 transistor and the fourth transistor is a thin film transistor (TFT).

40 4. An organic light-emitting diode (OLED) panel, comprising the pixel circuit array according to any one of claims 1-3.

45 5. An organic light-emitting diode (OLED) panel driving method adapted for the OLED panel according to claim 4,  
 wherein, of the pixel driving circuit, the precharge circuit includes a fourth transistor and a first capacitor; the com-  
 pensation circuit includes a second transistor; the holding circuit includes a third transistor; the driving circuit includes  
 a first transistor; and a light emitting circuit includes an OLED, the method comprising steps of:  
 outputting, by the scanning line, an active signal through the scanning control terminal so as to turn on the fourth  
 transistor, and outputting an inactive signal by the first control terminal and the second control terminal so as  
 to turn off the second transistor and the third transistor;  
 inputting an active signal to the gate of the first transistor so as to turn on the first transistor; and  
 50 transmitting a first level signal outputted from the second power supply terminal to the anode of the OLED  
 through the first transistor.

55 6. The method according to claim 5, prior to the step of transmitting a first level signal outputted from the second power  
 supply terminal to the anode of the OLED through the first transistor, further comprising:  
 outputting the first level signal from both of the first power supply terminal and the second power supply terminal  
 and outputting a second level signal from the third power supply terminal.

7. The method according to claim 5 or claim 6, further comprising outputting the active signal from the second control terminal so as to turn on the second transistor, the drain voltage of the first transistor being equal to the gate voltage thereof.

5 8. The method according to any one of claims 5-7, prior to turning on the second transistor, further comprising changing the output voltage of the first power supply terminal into a data voltage of a current frame.

9. The method according to claim 7 or claim 8, wherein the voltages of the drain and the gate of the first transistor are both equal to the output voltage of the second power supply terminal.

10 10. The method according to any one of claims 7-9, after outputting the active signal from the second control terminal so as to turn on the second transistor, the drain voltage of the first transistor being equal to the gate voltage thereof, further comprising:

15 outputting a direct-current reference voltage from the second power supply terminal.

11. The method according to any one of claims 5-10, further comprising steps of:

20 outputting the active signal to the gate of the first transistor so as to turn on the first transistor and outputting the active signal from first control terminal so as to turn on the third transistor; and

outputting the inactive signal from the second control terminal and the scanning control terminal so as to turn off the second transistor and the fourth transistor, and delivering a data current to the OLED via the drain of the first transistor.

25 12. The method according to claim 11, prior to outputting the active signal to the gate of the first transistor so as to turn on the first transistor and outputting the active signal from first control terminal so as to turn on the third transistor, further comprising:

30 outputting the second level signal from the second power supply terminal and outputting the first level signal from the third power supply terminal.

35

40

45

50

55



FIG.1 (PRIOR ART)



FIG.2A (PRIOR ART)



FIG.2B (PRIOR ART)



FIG.3A (PRIOR ART)



FIG.3B (PRIOR ART)



FIG.4A (PRIOR ART)



FIG.4B (PRIOR ART)



FIG.5



FIG.6A



FIG.6B



## EUROPEAN SEARCH REPORT

Application Number  
EP 12 16 7672

| DOCUMENTS CONSIDERED TO BE RELEVANT                                                                                                                                                                                        |                                                                                                                                              |                                                                                                                                                                                                                                                                                             |                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| Category                                                                                                                                                                                                                   | Citation of document with indication, where appropriate, of relevant passages                                                                | Relevant to claim                                                                                                                                                                                                                                                                           | CLASSIFICATION OF THE APPLICATION (IPC) |
| X                                                                                                                                                                                                                          | US 2009/284511 A1 (TAKASUGI SHINJI [JP] ET AL) 19 November 2009 (2009-11-19)<br>* paragraphs [0004], [0030] - [0058];<br>figure 1 *<br>----- | 1-12                                                                                                                                                                                                                                                                                        | INV.<br>G09G3/32                        |
|                                                                                                                                                                                                                            |                                                                                                                                              |                                                                                                                                                                                                                                                                                             | TECHNICAL FIELDS<br>SEARCHED (IPC)      |
|                                                                                                                                                                                                                            |                                                                                                                                              |                                                                                                                                                                                                                                                                                             | G09G                                    |
| The present search report has been drawn up for all claims                                                                                                                                                                 |                                                                                                                                              |                                                                                                                                                                                                                                                                                             |                                         |
| 1                                                                                                                                                                                                                          | Place of search                                                                                                                              | Date of completion of the search                                                                                                                                                                                                                                                            | Examiner                                |
|                                                                                                                                                                                                                            | The Hague                                                                                                                                    | 28 September 2012                                                                                                                                                                                                                                                                           | Bellatalla, Filippo                     |
| CATEGORY OF CITED DOCUMENTS                                                                                                                                                                                                |                                                                                                                                              | T : theory or principle underlying the invention<br>E : earlier patent document, but published on, or<br>after the filing date<br>D : document cited in the application<br>L : document cited for other reasons<br>.....<br>& : member of the same patent family, corresponding<br>document |                                         |
| X : particularly relevant if taken alone<br>Y : particularly relevant if combined with another<br>document of the same category<br>A : technological background<br>C : non-written disclosure<br>P : intermediate document |                                                                                                                                              |                                                                                                                                                                                                                                                                                             |                                         |

**ANNEX TO THE EUROPEAN SEARCH REPORT  
ON EUROPEAN PATENT APPLICATION NO.**

EP 12 16 7672

This annex lists the patent family members relating to the patent documents cited in the above-mentioned European search report. The members are as contained in the European Patent Office EDP file on. The European Patent Office is in no way liable for these particulars which are merely given for the purpose of information.

28-09-2012

| Patent document cited in search report | Publication date | Patent family member(s)              | Publication date         |
|----------------------------------------|------------------|--------------------------------------|--------------------------|
| US 2009284511 A1                       | 19-11-2009       | US 2009284511 A1<br>WO 2007060898 A1 | 19-11-2009<br>31-05-2007 |

|                |                                                     |         |            |
|----------------|-----------------------------------------------------|---------|------------|
| 专利名称(译)        | 像素单元电路，像素阵列，显示面板和显示面板的驱动方法                          |         |            |
| 公开(公告)号        | <a href="#">EP2523182A1</a>                         | 公开(公告)日 | 2012-11-14 |
| 申请号            | EP2012167672                                        | 申请日     | 2012-05-11 |
| [标]申请(专利权)人(译) | 京东方科技集团股份有限公司                                       |         |            |
| 申请(专利权)人(译)    | 京东方科技集团有限公司.                                        |         |            |
| 当前申请(专利权)人(译)  | 京东方科技集团股份有限公司.                                      |         |            |
| [标]发明人         | WU ZHONGYUAN<br>DUAN LIYE<br>YUAN GUANGCAI          |         |            |
| 发明人            | WU, ZHONGYUAN<br>DUAN, LIYE<br>YUAN, GUANGCAI       |         |            |
| IPC分类号         | G09G3/32                                            |         |            |
| CPC分类号         | G09G3/3233 G09G2300/0842 G09G2300/0866 G09G2320/045 |         |            |
| 优先权            | 201110124714.X 2011-05-13 CN                        |         |            |
| 其他公开文献         | <a href="#">EP2523182B1</a>                         |         |            |
| 外部链接           | <a href="#">Espacenet</a>                           |         |            |

### 摘要(译)

所公开的技术涉及像素单元电路，像素阵列，显示面板和显示面板驱动方法。像素电路阵列包括像素单元电路，每个像素单元电路包括预充电电路，补偿电路，保持电路，驱动电路，发光电路，第一电源端子，第二电源端子，第三电源端子，扫描控制端子，第一控制端子和第二控制端子。利用像素单元电路，只要输入的直流参考电压和数据电压信号不变，输送到OLED的电流保持恒定，因此可以补偿OLED的均匀性。



FIG.6B