



**EP 2 234 093 A1**

(12)

## EUROPEAN PATENT APPLICATION

(43) Date of publication:  
**29.09.2010 Bulletin 2010/39**

(51) Int Cl.:  
**G09G 3/32 (2006.01)**

(21) Application number: **10157704.7**

(22) Date of filing: **25.03.2010**

(84) Designated Contracting States:  
**AT BE BG CH CY CZ DE DK EE ES FI FR GB GR  
HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL  
PT RO SE SI SK SM TR**

- **KANG, Chul-Kyu**  
**Gyunggi-Do 446-711 (KR)**
- **KIM, Keum-Nam**  
**Gyunggi-Do 446-711 (KR)**

(30) Priority: **26.03.2009 KR 20090025841**

(74) Representative: **Walaski, Jan Filip et al  
Venner Shipley LLP  
20 Little Britain  
London  
EC1A 7DH (GB)**

(72) Inventors:

- **CHOI, Sang-Moo**  
**Gyunggi-Do 446-711 (KR)**

### (54) **Organic Light Emitting Display Device**

(57) An organic light emitting display device compensates for a variation of the threshold voltage of a driving transistor. A scan driver and a data driver drive a plurality of pixels. A pixel includes an organic light emitting diode, four transistors, and two capacitors. A first transistor controls a current to the organic light emitting diode. Second and third transistors are coupled between a data line from

the data driver and a gate electrode of the first transistor. A fourth transistor is coupled between a reference power supply and the gate electrode of the first transistor. The two capacitors are coupled between the organic light emitting diode and respective electrodes of the third transistor.

**Description**

[0001] The present invention relates to organic light emitting display devices.

5 [0002] Recently, various flat panel display devices capable of reducing weight and volume, which are disadvantages of cathode ray tubes, have been developed. Among the flat panel display devices, there are liquid crystal display devices, field emission display devices, plasma display panels, and organic light emitting display devices, etc.

[0003] Among the above discussed flat panel display devices, the organic light emitting display devices display images using organic light emitting diodes that generate light by the recombination of electrons and holes. Organic light emitting display devices are driven at low power consumption, with rapid response speed.

10 [0004] FIG. 1 is a schematic circuit diagram showing a conventional pixel of an organic light emitting display device. In FIG. 1, the transistors included in the pixel are NMOS transistors.

[0005] Referring to FIG. 1, the pixel 4 of the conventional organic light emitting display device includes a pixel circuit 2 that is coupled to an organic light emitting diode OLED, a data line Dm, and a scan line Sn to control the organic light emitting diode OLED.

15 [0006] The anode electrode of the organic light emitting diode OLED is coupled to the pixel circuit 2, and the cathode electrode of the organic light emitting diode OLED is coupled to a second power supply ELVSS. The organic light emitting diode OLED generates light having a brightness (e.g., a predetermined brightness) corresponding to the current supplied from the pixel circuit 2.

20 [0007] The pixel circuit 2 controls the amount of current supplied to the organic light emitting diode OLED according to the data signal supplied to the data line Dm and a scan signal supplied to the scan line Sn. To this end, the pixel circuit 2 includes a second transistor M2 (i.e., a driving transistor) coupled between a first power supply ELVDD and the organic light emitting diode OLED, a first transistor M1 coupled between the second transistor M2, the data line Dm, and the scan line Sn, and a storage capacitor Cst that is coupled between the gate electrode and a first electrode of the second transistor M2.

25 [0008] The gate electrode of the first transistor M1 is coupled to the scan line Sn, and a first electrode of the first transistor M1 is coupled to the data line Dm. A second electrode of the first transistor M1 is coupled to one terminal of the storage capacitor Cst. Here, the first electrode of the first transistor M1 is either a source electrode or a drain electrode, and the second electrode of the first transistor M1 is an electrode other than the electrode of the first electrode. For example, if the first electrode is the source electrode, the second electrode is the drain electrode. When the scan signal is supplied to the scan line Sn, the first transistor M1 coupled between the scan line Sn and the data line Dm is turned on to supply the data signal supplied from the data line Dm to the storage capacitor Cst. Thus, the storage capacitor Cst is charged with a voltage corresponding to the data signal.

30 [0009] The gate electrode of the second transistor M2 is coupled to one terminal of the storage capacitor Cst, and the first electrode is coupled to the first power supply ELVDD. The second electrode of the second transistor M2 is coupled to the other terminal of the storage capacitor Cst and is also coupled to the anode electrode of the organic light emitting diode OLED. The second transistor M2 controls the amount of current flowing from the first power supply ELVDD to the second power supply ELVSS via the organic light emitting diode OLED in accordance with the voltage stored in the storage capacitor Cst.

35 [0010] One terminal of the storage capacitor Cst is coupled to the gate electrode of the second transistor M2, and the other terminal of the storage capacitor Cst is coupled to the anode electrode of the organic light emitting diode OLED. The storage capacitor Cst is charged with the voltage corresponding to the data signal.

40 [0011] A conventional pixel 4 as described above supplies a current corresponding to the voltage charged in the storage capacitor Cst to the organic light emitting diode OLED, thereby displaying an image having a brightness (e.g., a predetermined brightness). However, an issue with this conventional organic light emitting display device is that it cannot display an image having a uniform brightness due to the deviation of the threshold voltage of the second transistor M2.

45 [0012] Actually, when the threshold voltage of the second transistors M2 are different in the respective pixels 4, the respective pixels 4 generate light having different brightness corresponding to the same data signal, and the conventional organic light emitting display device cannot display an image having a uniform brightness.

50 [0013] An aspect of an embodiment of the present invention provides an organic light emitting display device that compensates for variations of the threshold voltage of driving transistors.

55 [0014] According to an embodiment of the present invention, an organic light emitting display device includes a scan driver for sequentially supplying scan signals to a plurality of scan lines; a data driver for supplying an initial voltage during a first portion of a period when the scan signals are supplied to the scan lines, and for supplying data signals during a second portion of the period other than the first portion of the period; and pixels at respective crossings of the scan lines and the data lines. A pixel of the pixels at an i<sup>th</sup> (i is a natural number) horizontal line includes an organic light emitting diode having a cathode electrode coupled to a second power supply; a first transistor for controlling a current flowing from a first power supply to the second power supply via the organic light emitting diode; a second transistor

coupled between a data line of the data lines and a second node, and is configured to be turned on when a scan signal of the scan signals is supplied to an  $i^{\text{th}}$  scan line; a third transistor coupled between a first node coupled to the gate electrode of the first transistor and the second node, and is configured to maintain a turn-off state when the second transistor is turned on; a fourth transistor coupled between the first node and a reference power supply, and is configured to be turned on when the scan signal is supplied to the  $i^{\text{th}}$  scan line; a first capacitor coupled between the second node and an anode electrode of the organic light emitting diode; and a second capacitor coupled between the first node and the anode electrode of the organic light emitting diode.

**[0015]** In some embodiments, the initial voltage is adapted to have a higher voltage than a voltage of the data signal. The reference voltage may have a voltage adapted to turn off the first transistor. The third transistor may be configured to be turned on when the scan signal is supplied to an  $i+1^{\text{th}}$  scan line. The scan driver may be configured sequentially to supply emission control signals to emission control lines substantially parallel to the scan lines. The emission control signal supplied to an  $i^{\text{th}}$  emission control line may overlap the scan signal supplied to the  $i^{\text{th}}$  scan line, and may have a voltage adapted to turn off the third transistor. The gate electrode of the third transistor may be coupled to the  $i^{\text{th}}$  emission control line.

**[0016]** With the organic light emitting display device according to various embodiments of the present invention, the threshold voltage of the driving transistor is substantially compensated, thus displaying an image having a substantially uniform brightness.

**[0017]** The accompanying drawings, together with the specification, illustrate exemplary embodiments of the present invention, and, together with the description, serve to explain the principles of the present invention.

20 FIG. 1 is a schematic circuit diagram showing a conventional pixel of an organic light emitting display device; FIG. 2 is a schematic block diagram showing an organic light emitting display device according to an embodiment of the present invention; FIG. 3 is a schematic circuit diagram showing a pixel according to an embodiment of the present invention; FIG. 4 is a waveform timing diagram showing a method for driving the pixel of FIG. 3; FIG. 5 is a schematic circuit diagram showing a pixel according to another embodiment of the invention; and FIG. 6 is a waveform timing diagram showing a method for driving the pixel of FIG. 5.

30 **[0018]** In the following detailed description, only certain exemplary embodiments of the present invention are shown and described, by way of illustration. As those skilled in the art would recognize, the invention may be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. Also, in the context of the present application, when an element is referred to as being coupled to another element, it can be directly coupled to the another element or be indirectly coupled to the another element with one or more intervening elements interposed therebetween. Like reference numerals designate like elements throughout the specification.

35 **[0019]** Hereinafter, exemplary embodiments of the present invention, proposed so that a person having ordinary skill in the art can easily carry out the present invention, will be described in more detail with reference to the accompanying FIG. 2 to FIG. 6.

**[0020]** FIG. 2 is a schematic block diagram showing an organic light emitting display device according to an exemplary embodiment of the present invention.

40 **[0021]** Referring to FIG. 2, the organic light emitting display device according to the exemplary embodiment of the present invention includes pixels 140 positioned to be coupled to scan lines S1 to Sn+1 and data lines D1 to Dm, a scan driver 110 that drives the scan lines S1 to Sn+1, a data driver 120 that drives the data lines D1 to Dm, and a timing controller 150 that controls the scan driver 110 and the data driver 120.

45 **[0022]** The scan driver 110 receives a scan driving control signal SCS from the timing controller 150. The scan driver 110 supplied with the scan driving control signal SCS generates scan signals, and sequentially supplies the generated scan signals to the scan lines S1 to Sn+1.

50 **[0023]** The data driver 120 receives a data driving control signal DCS from the timing controller 150. The data driver 120 supplied with the data driving control signal DCS supplies an initial voltage during a first part of the period when the scan signals are supplied and supplies the data signals during a second part of the period other than the first part. Here, the initial voltage is set to be higher than the voltage of the data signals.

55 **[0024]** The timing controller 150 generates the data driving control signal DCS and the scan driving control signal SCS corresponding to synchronization signals supplied from an external source. The data driving control signal DCS generated by the timing controller 150 is supplied to the data driver 120, and the scan driving control signal SCS generated by the timing controller 150 is supplied to the scan driver 110. The timing controller 150 supplies data Data, which is supplied from the external source, to the data driver 120.

**[0025]** The pixel unit 130 receives a first voltage ELVDD, a second voltage ELVSS, and a reference voltage Vref from the external source, and supplies them to the respective pixels 140. The respective pixels 140 supplied with the first power ELVDD, the second voltage ELVSS, and the reference voltage Vref generate light in accordance with the data

signal.

[0026] Here, the first power supply ELVDD is set to have a higher voltage than the second power supply ELVSS to supply a current (e.g., a predetermined current) to the organic light emitting diode OLED. The reference voltage Vref has a voltage adapted to turn off the driving transistor.

5 [0027] In addition, the pixel 140 positioned at an  $i^{\text{th}}$  (i is a natural number) horizontal line is coupled to an  $i^{\text{th}}$  scan line and an  $i+1^{\text{th}}$  scan line. The pixel 140 includes a plurality of NMOS-type transistors and supplies the current, which is compensated for variations of the threshold voltage of the driving transistor, to the organic light emitting diode OLED.

10 [0028] FIG. 3 is a schematic circuit diagram showing a pixel according to an embodiment of the present invention. For convenience of explanation, FIG. 3 shows the pixel 140 positioned on a  $n^{\text{th}}$  horizontal line and coupled to an  $m^{\text{th}}$  data line Dm.

[0029] Referring to FIG. 3, the pixel 140 according to the exemplary embodiment of the present invention includes a pixel circuit 142 that is coupled to an organic light emitting diode OLED, the  $m^{\text{th}}$  data line Dm,  $n^{\text{th}}$  scan line Sn, and  $n+1^{\text{th}}$  scan line Sn+1 to control the organic light emitting diode OLED.

15 [0030] An anode electrode of the organic light emitting diode OLED is coupled to the pixel circuit 142, and a cathode electrode of the organic light emitting diode OLED is coupled to the second power supply ELVSS. The organic light emitting diode OLED generates light having a brightness (e.g., a predetermined brightness) corresponding to the current supplied from the pixel circuit 142.

20 [0031] The pixel circuit 142 is charged with a voltage corresponding to a data signal supplied to the  $m^{\text{th}}$  data line Dm when the scan signal is supplied to the  $n^{\text{th}}$  scan line Sn, and corresponding to the threshold voltage of a first transistor M1 (that is, a driving transistor), and supplies the current corresponding to the charged voltage when the scan signal is supplied to the  $n+1^{\text{th}}$  scan line Sn+1 to the organic light emitting diode OLED. To this end, the pixel circuit 142 includes first to fourth transistors M1 to M4, a first capacitor C1, and a second capacitor C2.

25 [0032] A gate electrode of the first transistor M1 is coupled to a first node N1, and a first electrode of the first transistor M1 is coupled to a first power supply ELVDD. A second electrode of the first transistor M1 is coupled to the anode electrode of the organic light emitting diode OLED (i.e., to a third node N3). The first transistor M1 controls the amount of current supplied from the first power supply ELVDD to the second power supply ELVSS via the organic light emitting diode OLED in accordance with the voltage applied to the first node N1.

30 [0033] A gate electrode of the second transistor M2 is coupled to the  $n^{\text{th}}$  scan line Sn, and a first electrode of the second transistor M2 is coupled to the  $m^{\text{th}}$  data line Dm. A second electrode of the second transistor M2 is coupled to a second node N2. The second transistor M2 is turned on when the scan signal is supplied to the  $n^{\text{th}}$  scan line Sn to couple (e.g., to conductively couple) the data line Dm to the second node N2.

35 [0034] A gate electrode of the third transistor M3 is coupled to the  $n+1^{\text{th}}$  scan line Sn+1, and a first electrode of the third transistor M3 is coupled to the second node N2. A second electrode of the third transistor M3 is coupled to the first node N1 (that is, the gate electrode of the first transistor M1). The third transistor M3 is turned on when the scan signal is supplied to the  $n+1^{\text{th}}$  scan line Sn+1 to couple (e.g., to conductively couple) the first node N1 to the second node N2. Meanwhile, the third transistor M3 maintains a turn-off state when the second transistor M2 is turned on.

40 [0035] A gate electrode of the fourth transistor M4 is coupled to the  $n^{\text{th}}$  scan line Sn, and a first electrode of the fourth transistor M4 is coupled to the reference voltage Vref. A second electrode of the fourth transistor M4 is coupled to the first node N1. The fourth transistor M4 is turned on when the scan signal is supplied to the  $n^{\text{th}}$  scan line Sn to supply the voltage of the reference voltage Vref to the first node N1.

[0036] The first capacitor C1 is coupled between the second node N2 and a third node N3 (that is, the anode electrode of the organic light emitting diode OLED). Thus, the first capacitor C1 is charged with the voltage corresponding to the data signal when the second transistor M2 is in a turn-on state.

45 [0037] The second capacitor C2 is coupled between the first node N1 and the third node N3 (that is, the anode electrode of the organic light emitting diode OLED). Thus, the second capacitor C2 is charged with the voltage corresponding to the threshold voltage of the first transistor M1.

[0038] FIG. 4 is a waveform timing diagram showing a method for driving the pixel of FIG. 3.

50 [0039] Describing the operation process of the pixel 140 in detail by combining FIGS. 3 and 4, the scan signal is first supplied to the  $n^{\text{th}}$  scan line Sn, and an initial voltage Vint is supplied to the  $m^{\text{th}}$  data line Dm during a first period of the period when the scan signal is supplied.

[0040] When the scan signal is supplied to the scan line Sn, the second transistor M2 and the fourth transistor M4 are turned on. When the fourth transistor M4 is turned on, the voltage of the reference power supply Vref is supplied to the first node N1. Here, the voltage of the reference power supply Vref has a low voltage, which maintains the first transistor M1 in a turn-off state. When the first transistor M1 is turned off, the current is not supplied to the organic light emitting diode OLED, and accordingly, the organic light emitting diode OLED is in a turn-off state.

55 [0041] When the second transistor M2 is turned on, the initial voltage Vint from the  $m^{\text{th}}$  data line Dm is supplied to the second node N2. In this case, both terminals of the first capacitor C1 are set to the initial voltage Vint and the voltage applied to the anode electrode of the organic light emitting diode OLED at the time of turn-off.

[0042] Thereafter, the data signal is supplied to the  $m^{\text{th}}$  data line  $D_m$  during a second period, and accordingly, the voltage of the second node  $N_2$  falls from the initial voltage  $V_{\text{int}}$  to the voltage of the data signal  $V_{\text{data}}$ . If the voltage of the second node  $N_2$  falls, the voltage of the third node  $N_3$  also falls by a coupling phenomenon of the first capacitor  $C_1$ . Here, the first transistor  $M_1$  is turned on, and the voltage of the third node  $N_3$  rises to the voltage obtained by subtracting the threshold voltage of the first transistor  $M_1$  from the voltage of the reference power supply  $V_{\text{ref}}$ . To this end, the voltage of the reference power supply  $V_{\text{ref}}$  is set so that the voltage of the third node  $N_3$  falls to a lower voltage than the voltage of the reference power supply  $V_{\text{ref}}$  when the data signal is supplied.

[0043] When the voltage of the third node  $N_3$  rises to the voltage obtained by subtracting the threshold voltage of the first transistor  $M_1$  from the voltage of the reference power supply  $V_{\text{ref}}$ , the second capacitor  $C_2$  is charged with the threshold voltage of the first transistor  $M_1$ . Here, the first capacitor  $C_1$  is charged with the voltage obtained by the equation  $V_{\text{data}} - V_{\text{ref}} + V^{\text{th}}(M_1)$ . Here,  $V_{\text{data}}$  represents the voltage of the data signal.

[0044] Thereafter, the supply of the scan signal to the  $n^{\text{th}}$  scan line  $S_n$  stops, and the second transistor  $M_2$  and the fourth transistor  $M_4$  are turned off. The scan signal is supplied to the  $n+1^{\text{th}}$  scan line  $S_{n+1}$ , so the third transistor  $M_3$  is turned on. When the third transistor  $M_3$  is turned on, the first node  $N_1$  and the second node  $N_2$  are coupled (e.g., conductively coupled) to each other. Then, the voltage stored in the first capacitor  $C_1$  and the second capacitor  $C_2$  are shared and averaged. In this case, the voltage finally applied to the first node and the second node  $N_2$  are shown in equation 1:

20 [Equation 1]

$$V_{N_1, N_2} = (C_1 \times V_{\text{data}} + C_2 \times V_{\text{ref}}) / (C_1 + C_2)$$

25 [0045] The voltage of the third node  $N_3$  is set as shown in equation 2:

30 [Equation 2]

$$V_{N_3} = V_{\text{ref}} - V^{\text{th}}(M_1)$$

[0046] When the voltages of the nodes  $N_1$ ,  $N_2$ , and  $N_3$  are set as shown in equations 1 and 2, a gate-source voltage  $V_{\text{gs}}$  of the first transistor  $M_1$  is shown in equation 3:

35 [Equation 3]

$$V_{\text{gs}} = (C_1 \times V_{\text{data}} + C_2 \times V_{\text{ref}}) / (C_1 + C_2) - V_{\text{ref}} + V^{\text{th}}(M_1)$$

[0047] When the gate-source voltage  $V_{\text{gs}}$  of the first transistor  $M_1$  is as shown in equation 3, the current flowing through the organic light emitting diode OLED is as shown in equation 4:

45 [Equation 4]

$$\begin{aligned} I_{\text{oled}} &= \beta(V_{\text{gs}} - V^{\text{th}}(M_1))^2 \\ &= \beta \{(C_1 \times V_{\text{data}} + C_2 \times V_{\text{ref}}) / (C_1 + C_2) - V_{\text{ref}} + V^{\text{th}}(M_1) - V^{\text{th}}(M_1)\}^2 \\ &= \beta \{(C_1 \times V_{\text{data}} + C_2 \times V_{\text{ref}}) / (C_1 + C_2) - V_{\text{ref}}\}^2 \end{aligned}$$

55 [0048] Referring to equation 4, the current flowing through the organic light emitting diode OLED is determined irrespective (or substantially independent) of the threshold voltage of the first transistor  $M_1$ . Therefore, in an embodiment of the present invention, an image having a substantially uniform brightness can be displayed.

[0049] FIG. 5 is a schematic circuit diagram showing a pixel according to another embodiment of the present invention.

When describing FIG. 5, portions having the same structure and/or function as FIG. 3 will be given with the same reference numerals and the detailed description thereof will be omitted.

**[0050]** Referring to FIG. 5, the pixel 140' is coupled to an emission control line En. Here, the emission control lines are formed for each horizontal line to be substantially parallel to the scan lines S1 to Sn. An emission control signal supplied to an  $i^{\text{th}}$  ( $i$  is a natural number) emission control line  $E_i$  is supplied to overlap in time with the scan signal supplied to an  $i^{\text{th}}$  scan line  $S_i$ , as shown in FIG. 6.

**[0051]** Meanwhile, the scan signals sequentially supplied to the scan lines S1 to Sn have a voltage (for example, having a high polarity) that turns on the corresponding transistors, and the emission control signals supplied to the emission control lines E1 to En have a voltage (for example, having a low polarity) that turns off the corresponding transistors.

**[0052]** A gate electrode of the third transistor M3' included in the pixel circuit 142' is coupled to the emission control line En, and a first electrode of the third transistor M3' is coupled to the second node N2. A second electrode of the third transistor M3 is coupled to the first node N1.

**[0053]** The operation process of the pixel 140' as described above is substantially the same as that of the pixel shown in FIG. 3, except that the third transistor M3' is controlled by the emission control signal. Therefore, the detailed operation process thereof will not be provided again.

**[0054]** While the present invention has been described in connection with certain exemplary embodiments, it is to be understood that the invention is not limited to the disclosed embodiments, but, on the contrary, is intended to cover various modifications and equivalent arrangements included within the scope of the appended claims. For example, the pixel circuits could be implemented as NMOS or PMOS transistors, with appropriate changes to the connections and signal waveforms.

## Claims

**1.** An organic light emitting display device, comprising:

a scan driver for sequentially supplying scan signals to a plurality of scan lines;  
 a data driver for supplying an initial voltage to a plurality of data lines, during a first part of a period when the scan signals are supplied to the scan lines, and for supplying data signals during a second part of the period other than the first part of the period; and  
 pixels at respective crossings of the scan lines and the data lines,  
 wherein one of the pixels at an  $i^{\text{th}}$  ( $i$  is a natural number) horizontal line comprises:  
 an organic light emitting diode having a first electrode coupled to a second power supply;  
 a first transistor (M1) for controlling a current flowing from a first power supply to the second power supply via the organic light emitting diode;  
 a second transistor (M2) coupled between one of the data lines and a second node (N2), the second transistor configured to be turned on when one of the scan signals (Sn) is supplied to an  $i^{\text{th}}$  scan line;  
 a third transistor (M3, M3') coupled between a first node (N1) coupled to the gate electrode of the first transistor and the second node, the third transistor configured to maintain a turned-off state when the second transistor is turned on;  
 a fourth transistor (M4) coupled between the first node and a reference power supply, the fourth transistor configured to be turned on when the scan signal is supplied to the  $i^{\text{th}}$  scan line;  
 a first capacitor (C1) coupled between the second node and a second electrode of the organic light emitting diode; and  
 a second capacitor (C2) coupled between the first node and the second electrode of the organic light emitting diode.

**2.** The organic light emitting display device as claimed in claim 1, wherein the initial voltage is higher than a voltage of the data signal.

**3.** The organic light emitting display device as claimed in claim 1 or 2, wherein the reference power supply is configured to supply a voltage ( $V_{\text{ref}}$ ) for turning off the first transistor.

**4.** The organic light emitting display device as claimed in any one of the preceding claims, wherein the third transistor (M3) is configured to be turned on when the scan signal is supplied to an  $i+1^{\text{th}}$  scan line.

**5.** The organic light emitting display device as claimed in any one of the claims 1 to 3, wherein the scan driver is

configured sequentially to supply emission control signals to a plurality of emission control lines substantially parallel to the scan lines.

- 5 6. The organic light emitting display device as claimed in claim 5, wherein the emission control signal supplied to an  $i^{th}$  emission control line overlaps the scan signal supplied to the  $i^{th}$  scan line, and has a voltage for turning off the third transistor (M3').
7. The organic light emitting display device as claimed in claim 6, wherein a gate electrode of the third transistor is coupled to the  $i^{th}$  emission control line.

10

15

20

25

30

35

40

45

50

55

FIG. 1  
(PRIOR ART)



FIG. 2



FIG. 3



FIG. 4



FIG. 5



FIG. 6





## EUROPEAN SEARCH REPORT

Application Number  
EP 10 15 7704

| DOCUMENTS CONSIDERED TO BE RELEVANT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                      |                                  | CLASSIFICATION OF THE APPLICATION (IPC) |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------|------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------|---------------------------------------|----------------------------|--------------------------------------|---------------------------|--------------------------------------------------------------|
| Category                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Citation of document with indication, where appropriate, of relevant passages                                                                        | Relevant to claim                |                                         |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |
| E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | EP 2 192 571 A2 (SAMSUNG MOBILE DISPLAY CO LTD [KR]) 2 June 2010 (2010-06-02)<br>* figures 6-7 *<br>* paragraph [0050] - paragraph [0060] *<br>----- | 1-3,5-7                          | INV.<br>G09G3/32                        |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |
| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CA 2 557 713 A1 (IGNIS INNOVATION INC [CA]) 26 November 2006 (2006-11-26)<br>* figures 4a,4b *<br>* paragraph [0057] - paragraph [0061] *<br>-----   | 1-7                              |                                         |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |
| The present search report has been drawn up for all claims                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                      |                                  | TECHNICAL FIELDS SEARCHED (IPC)         |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Place of search                                                                                                                                      | Date of completion of the search | Examiner                                |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | The Hague                                                                                                                                            | 21 June 2010                     | Husselin, Stephane                      |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |
| CATEGORY OF CITED DOCUMENTS <table> <tr> <td>X : particularly relevant if taken alone</td> <td>T : theory or principle underlying the invention</td> </tr> <tr> <td>Y : particularly relevant if combined with another document of the same category</td> <td>E : earlier patent document, but published on, or after the filing date</td> </tr> <tr> <td>A : technological background</td> <td>D : document cited in the application</td> </tr> <tr> <td>C : non-written disclosure</td> <td>L : document cited for other reasons</td> </tr> <tr> <td>P : intermediate document</td> <td>&amp; : member of the same patent family, corresponding document</td> </tr> </table> |                                                                                                                                                      |                                  |                                         | X : particularly relevant if taken alone | T : theory or principle underlying the invention | Y : particularly relevant if combined with another document of the same category | E : earlier patent document, but published on, or after the filing date | A : technological background | D : document cited in the application | C : non-written disclosure | L : document cited for other reasons | P : intermediate document | & : member of the same patent family, corresponding document |
| X : particularly relevant if taken alone                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T : theory or principle underlying the invention                                                                                                     |                                  |                                         |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |
| Y : particularly relevant if combined with another document of the same category                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | E : earlier patent document, but published on, or after the filing date                                                                              |                                  |                                         |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |
| A : technological background                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | D : document cited in the application                                                                                                                |                                  |                                         |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |
| C : non-written disclosure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | L : document cited for other reasons                                                                                                                 |                                  |                                         |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |
| P : intermediate document                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | & : member of the same patent family, corresponding document                                                                                         |                                  |                                         |                                          |                                                  |                                                                                  |                                                                         |                              |                                       |                            |                                      |                           |                                                              |

ANNEX TO THE EUROPEAN SEARCH REPORT  
ON EUROPEAN PATENT APPLICATION NO.

EP 10 15 7704

This annex lists the patent family members relating to the patent documents cited in the above-mentioned European search report. The members are as contained in the European Patent Office EDP file on The European Patent Office is in no way liable for these particulars which are merely given for the purpose of information.

21-06-2010

| Patent document cited in search report |    | Publication date |    | Patent family member(s) |  | Publication date |
|----------------------------------------|----|------------------|----|-------------------------|--|------------------|
| EP 2192571                             | A2 | 02-06-2010       | US | 2010127956 A1           |  | 27-05-2010       |
| CA 2557713                             | A1 | 26-11-2006       |    | NONE                    |  |                  |

EPO FORM P0459

For more details about this annex : see Official Journal of the European Patent Office, No. 12/82

|                |                                                                   |         |            |
|----------------|-------------------------------------------------------------------|---------|------------|
| 专利名称(译)        | 有机发光显示装置                                                          |         |            |
| 公开(公告)号        | <a href="#">EP2234093A1</a>                                       | 公开(公告)日 | 2010-09-29 |
| 申请号            | EP2010157704                                                      | 申请日     | 2010-03-25 |
| [标]申请(专利权)人(译) | 三星显示有限公司                                                          |         |            |
| 申请(专利权)人(译)    | 三星移动显示器有限公司.                                                      |         |            |
| 当前申请(专利权)人(译)  | 三星DISPLAY CO. , LTD.                                              |         |            |
| [标]发明人         | CHOI SANG MOO<br>KANG CHUL KYU<br>KIM KEUM NAM                    |         |            |
| 发明人            | CHOI, SANG-MOO<br>KANG, CHUL-KYU<br>KIM, KEUM-NAM                 |         |            |
| IPC分类号         | G09G3/32                                                          |         |            |
| CPC分类号         | G09G3/3233 G09G2300/0819 G09G2300/0852 G09G2320/0233 G09G2320/043 |         |            |
| 优先权            | 1020090025841 2009-03-26 KR                                       |         |            |
| 其他公开文献         | EP2234093B1                                                       |         |            |
| 外部链接           | <a href="#">Espacenet</a>                                         |         |            |

## 摘要(译)

有机发光显示装置补偿驱动晶体管的阈值电压的变化。扫描驱动器和数据驱动器驱动多个像素。像素包括有机发光二极管，四个晶体管和两个电容器。第一晶体管控制到有机发光二极管的电流。第二和第三晶体管耦合在来自数据驱动器的数据线和第一晶体管的栅极之间。第四晶体管耦合在参考电源和第一晶体管的栅极之间。两个电容器耦合在有机发光二极管和第三晶体管的相应电极之间。

Equation 1

$$V_{N1,N2} = (C1 \times V_{data} + C2 \times V_{ref}) / (C1 + C2)$$