



(11)

EP 1 746 566 A1

(12)

EUROPEAN PATENT APPLICATION

(43) Date of publication:  
24.01.2007 Bulletin 2007/04

(51) Int Cl.:  
G09G 3/32 (2006.01)

(21) Application number: 06117723.4

(22) Date of filing: 24.07.2006

(84) Designated Contracting States:  
AT BE BG CH CY CZ DE DK EE ES FI FR GB GR  
HU IE IS IT LI LT LU LV MC NL PL PT RO SE SI  
SK TR  
Designated Extension States:  
AL BA HR MK YU

(30) Priority: 22.07.2005 KR 2005066946

(71) Applicant: Samsung SDI Co., Ltd.  
Suwon-si  
Gyeonggi-do (KR)

(72) Inventor: Chung, Bo-Yong  
Legel & IP Team Corp. Planning Staff  
Giheung-eup  
Yongin-si  
Gyeonggi-do (KR)

(74) Representative: Hengelhaupt, Jürgen et al  
Anwaltskanzlei  
Gulde Hengelhaupt Ziebig & Schneider  
Wallstrasse 58/59  
10179 Berlin (DE)

(54) **An organic light emitting display device and a method for generating scan signals for driving an organic light emitting display device having a scan driver**

(57) A system on panel (SOP)-type scan driver for an organic light emitting display (OLED) device. The scan driver includes flip-flops. Each of the flip-flops receives an input signal, a clock signal, and an inverted clock signal and outputs a scan signal. The scan signal is shifted

and input to an adjacent flip-flop. Each of the flip-flops includes three transistors of the same conductivity type and a capacitor. Thus, layout area is minimized owing to simplification of circuits, and static current is cut off to reduce power consumption.

FIG. 2



## Description

### Background of the Invention

#### 1. Field of the Invention

**[0001]** The present invention relates to an organic light emitting display (OLED) device and, more particularly, to a system on panel (SOP) type scan driver which generates scan signals for selecting pixels located on a display region, and an OLED device having the same.

#### 2. Description of the Related Art

**[0002]** Recent years have seen considerable research into flat panel displays (FPDs) because they can be made smaller and lighter than display devices using cathode ray tubes (CRTs). As a result, liquid crystal displays (LCDs), field emission displays (FEDs), plasma display panels (PDPs), and organic light emitting displays (OLEDs) have been developed and put to practical use. Among these FPDs, the PDP can have a large screen but has low luminance and poor luminous efficiency resulting in high power consumption, and the LCD has a relatively slow response speed and consumes a lot of power since it employs a backlight.

**[0003]** However, as the OLED makes use of an organic material to emit light, it has a wider viewing angle and faster response speed than the LCD. Also, the OLED is an emissive display that obtains good contrast and visibility. Further, the OLED enables lower power consumption and can be made thin and lightweight because it needs no backlight.

**[0004]** Nevertheless, the dimensions of an electroluminescent (EL) panel for a glass substrate are limited due to fabricating process limitations and the OLED may not be easily constructed to have a large screen. Also, if the screen is large, there is a greater probability of a defect occurring somewhere on the screen and thus a reduction in yield is unavoidable. Further, it is difficult to obtain uniformity across the screen.

**[0005]** As a solution to the above problems of the OLED, a tiling technique was developed. In the tiling technique, EL panels are bonded together like tiles to form a single panel.

**[0006]** Each of the EL panels includes pixels to display a predetermined image similar to a conventional OLED. In each of the EL panels, a scan driver applies a scan signal to enable the pixels, and a data driver applies a data signal to a selected pixel. Also, an emission control driver applies an emission control signal to each of the pixels in order to control the exact programming of the data signal and the time taken for an emission operation.

**[0007]** As described above, the scan driver, the data driver, and the emission control driver, which transmit various signals to drive the EL panels, can be electrically coupled to each of the EL panels in various manners.

**[0008]** For example, the scan driver, the data driver,

and the emission control driver may be mounted as chips on a tape carrier package (TCP) that is bonded and electrically coupled to each of the EL panels. Alternatively, the drivers may be mounted as chips on a flexible printed circuit (FPC) or a film that is bonded and electrically coupled to each of the EL panels. The latter technique is referred to as a chip on flexible board (or chip on film) (COF) technique. In another method, the drivers are directly mounted on a glass substrate of the EL panel. This method is referred to as a chip on glass (COG) technique. These methods are costly and only complicate the modules, because the drivers should be separately designed and electrically coupled to one another.

**[0009]** To overcome these drawbacks, a system on panel (SOP) technique has been developed recently. Also, there have been attempts at designing a display region, scan and emission control drivers, and/or a data driver in each EL panel, in order to include all parts of the system in each of the EL panels.

**[0010]** In the OLED using the tiling technique, when each EL panel is formed as an SOP, it is easy to bond the EL panels to one another. Also, the SOP technique enables the area of drivers to be reduced and cost and labor for designing integrated circuits (ICs) of the respective drivers to be saved.

**[0011]** However, in order to develop the SOP-type OLED, it is necessary to consider many internal circumstances and conditions of the EL panels, such as a driving frequency and electron mobility of the data driver and/or the scan and emission control drivers. Up to present, it has been difficult to design the data driver within a panel because the data driver needs a high driving frequency.

**[0012]** Accordingly, the data driver is formed separately as an IC using complementary metal oxide semiconductor (CMOS) technology and subsequently coupled to the EL panel, while the scan driver and/or the emission control driver are formed within the EL panel.

**[0013]** Therefore, there is a need for a simple circuit construction in which an SOP-type scan driver and emission control driver can be optimally driven in the EL panel.

## SUMMARY OF THE INVENTION

**[0014]** The present invention, therefore, provides a scan driver for an organic light emitting display (OLED) device, which is designed as a system on panel (SOP) type in an electroluminescent (EL) panel and generates scan signals for selecting pixels.

**[0015]** In an exemplary embodiment of the present invention, an OLED device includes a display region having pixels and displaying a predetermined image, a scan driver having flip-flops and applying a scan signal to sequentially select the pixels, a data driver applying a data signal to the pixels that are selected by the scan signal, and an emission control driver applying an emission control signal to control an emission operation of the pixels, wherein each of the flip-flops of the scan driver includes a first transistor, coupled between a positive power supply volt-

age terminal and a first node, and turned on/off according to a control signal applied to a gate terminal of the first transistor, a second transistor, coupled between the first node and an inverted control signal line and turned on/off according to a voltage at a second node coupled to a gate terminal of the second transistor, and a third transistor having a first electrode and a second electrode, wherein the first electrode of the third transistor is coupled to the second node and an input signal applied to the second electrode of the third transistor is transmitted to the first electrode of the third transistor according to the control signal applied to a gate terminal of the third transistor.

In other words, an organic light emitting display device comprises a display region having pixels for displaying a predetermined image; a scan driver having flip-flops and applying a scan signal to select the pixels; a data driver for applying a data signal to selected pixels; and an emission control driver for applying an emission control signal to control an emission operation of the pixels, wherein at least one of the flip-flops of the scan driver includes:

a first transistor, coupled between a positive power supply voltage terminal and a signal line for the scan signal, and turned on/off according to a control signal applied to a gate terminal of the first transistor; a second transistor, coupled between the signal line for the scan signal and a signal line for an inverted control signal and turned on/off according to a voltage at a gate terminal of the second transistor; and a third transistor having a first electrode and a second electrode, wherein the first electrode of the third transistor is coupled to the gate terminal of the second transistor and an input signal applied to the second electrode of the third transistor is transmitted to the first electrode of the third transistor according to the control signal applied to a gate terminal of the third transistor.

Preferably, the at least one of the flip-flops further includes a capacitor, coupled between a source terminal and the gate terminal of the second transistor for maintaining a voltage for a predetermined time.

Preferably, the control signal applied to the at least one of the flip-flops is either a clock signal or an inverted clock signal, and the clock signal and the inverted clock signal are alternately input to an odd flip-flop and an even flip-flop, respectively.

Preferably, the at least one of the flip-flops is for outputting a scan signal via the signal line for the scan signal and for inputting the scan signal to a next flip-flop.

Preferably, the at least one of the flip-flops is for outputting the scan signal every half cycle of the clock signal.

Preferably, the first transistor, the second transistor, and the third transistor are PMOS transistors.

[0016] In another exemplary embodiment of the present invention, an OLED device includes a display

region having pixels and displaying a predetermined image, a scan driver having flip-flops and applying a scan signal to sequentially select the pixels, a data driver applying a data signal to the pixels that are selected by the scan signal, and an emission control driver applying an emission control signal to control an emission operation of the pixels, wherein each of the flip-flops of the scan driver includes a first transistor, coupled between a positive power supply voltage terminal and a first node,

5 turned on/off according to a control signal applied to a gate terminal of the first transistor, a second transistor, coupled between the first node and one of a clock signal line and an inverted clock signal line and turned on/off according to a voltage at the second node coupled to a gate terminal of the second transistor, a third transistor having a first electrode and a second electrode, wherein the first electrode of the third transistor is coupled to a second node and an input signal applied to the second electrode of the third transistor is transmitted to the first electrode of the third transistor according to the control signal applied to a gate terminal of the third transistor, and a control signal input portion, commonly coupled to the gate terminals of the first and third transistors and applying the control signal of a low or high level in response to one of the clock signal and the inverted clock signal.

In other words, an organic light emitting display device comprises a display region having pixels for displaying a predetermined image; a scan driver having flip-flops for applying a scan signal to select the pixels; a data driver for applying a data signal to selected pixels; and an emission control driver for applying an emission control signal for controlling an emission operation of the pixels, wherein at least one of the flip-flops of the scan driver includes:

35 a first transistor, coupled between a positive power supply voltage terminal and a signal line for scan signals, and turned on/off according to a control signal applied to a gate terminal of the first transistor; a second transistor, coupled between the signal line for the scan signal and either a signal line for a clock signal or a signal line for an inverted clock signal and turned on/off according to a voltage at a gate terminal of the second transistor; a third transistor having a first electrode and a second electrode, wherein the first electrode of the third transistor is coupled to the gate of the second transistor and an input signal applied to the second electrode of the third transistor is transmitted to the first electrode of the third transistor according to the control signal applied to a gate terminal of the third transistor; and a control signal input portion, commonly coupled to the gate terminal of the first transistor and the gate terminal of the third transistor and applying the control signal of a low or high level in response to either a clock signal or an inverted clock signal.

Preferably, the at least one of the flip-flops further includes a capacitor coupled between a source terminal and a gate terminal of the second transistor for maintaining a voltage for a predetermined time.

**[0017]** The control signal input portion may include a fourth transistor, coupled between a negative power supply voltage terminal and the gate terminal of the first transistor and the gate terminal of the third transistor, and turned on/off in response to either the clock signal or the inverted clock signal, and a fifth transistor, coupled between a positive power supply voltage terminal and the gate terminal of the first transistor and the gate terminal of the third transistor, and turned on/off in response to either the inverted clock signal or the clock signal.

Preferably, the clock signal and the inverted clock signal are alternately input to an odd flip-flop and an even flip-flop.

Preferably, the at least one of the flip-flops is for outputting a scan signal via the signal line for the scan signal and for inputting the scan signal to the next flip-flop.

Preferably, the at least one of the flip-flops is for outputting the scan signal every half cycle of the clock signal.

Preferably, the first transistor, the second transistor, the third transistor, the fourth transistor, and the fifth transistor are PMOS transistors.

**[0018]** Another exemplary embodiment presents an organic light emitting display device including a data driver for generating data signals corresponding to an image to be displayed by the device, and an electroluminescent panel coupled to the data driver. The electroluminescent panel may include a scan driver for generating scan signals. The scan driver may have flip-flops coupled together, a first flip-flop for receiving a clock signal as a control signal and a start pulse as an input signal and generating a first scan signal, a second flip-flop for receiving an inverted clock signal as a control signal and the first scan signal as an input signal and generating a second scan signal, the second scan signal being shifted by half cycle of the clock signal with respect to the first scan signal, an emission control driver for generating emission control signals, and a display region. The display region may include pixels coupled to the data driver, the scan driver and the emission control driver, for receiving the data signals, the scan signals and the emission control signals, the pixels being controlled by the scan signals and the emission control signals, the pixels for generating light according to the data signals. Each of the flip-flops may include three transistors of a first conductivity type and a capacitor. Each of the flip-flops may further include a control signal input portion having two transistors also of the first conductivity type, and each of the flip-flops may receive the clock signal or the inverted clock signal at the control signal input portion.

**[0019]** In another embodiment, a method for generating scan signals for driving an organic light emitting display device is presented. The device may include a scan driver comprised of flip-flops coupled together in series, a first one of the flip-flops receiving a start pulse as input

and each of the flip-flops after the first flip-flop receiving an output signal of a previous one of the flip-flops as input, and the output signal of each one of the flip-flops being one of the scan signals. The method includes providing a clock signal having a low level during a first half clock cycle to the first one of the flip-flops, providing the start pulse having the low level during the first half clock cycle to the first one of the flip-flops, generating a first one of the scan signals by the first one of the flip-flops,

5 the first one of the scan signals having a high level during the first half clock cycle and the low level during a second half clock cycle, providing an inverted clock signal having the low level during a second half clock cycle to a second one of the flip-flops coupled to the first one of the flip-flops, providing the first one of the scan signals to the second one of the flip-flops, and generating a second one of the scan signals by the second one of the flip-flops, the second one of the scan signals having the high level during the first half clock cycle and the second half 10 clock cycle and the low level during a third half clock cycle.

**[0020]** The flip-flops include transistors of only a first conductivity type. Each of the flip-flops may further include a control signal input portion having transistors of the first conductivity type. The method may also include 15 providing the clock signal to the first one of the flip-flops through the control signal input portion of the first one of the flip-flops and providing the inverted clock signal to the second one of the flip-flops through the control signal input portion of the second one of the flip-flops.

20 Preferably, the providing of the clock signal includes controlling a coupling of a negative power supply to the first one of the flip-flops, and the providing of the inverted clock signal includes controlling a coupling of a positive power supply to the second one of the flip-flops.

25 Preferably, the method further comprises providing the inverted clock signal to the first one of the flip-flops for preventing static current through the first one of the flip-flops; and providing the clock signal to the second one of the flip-flops for preventing static current through the 30 second one of the flip-flops.

35 Preferably, the method further comprises providing storage capacitance in the flip-flops for sufficient pull-down.

## BRIEF DESCRIPTION OF THE DRAWINGS

40 **[0021]** The above and other features of the present invention will be described in reference to certain exemplary embodiments thereof with reference to the attached drawings in which:

45 **[0022]** FIG. 1 is a block diagram of an organic light emitting display (OLED) device using a tiling technique;

**[0023]** FIG. 2 is a detailed block diagram of the OLED array shown in FIG. 1;

**[0024]** FIG. 3 is a block diagram of a scan driver for the OLED array according to an exemplary embodiment of the present invention;

**[0025]** FIG. 4A is a circuit diagram of an odd flip-flop according to an exemplary embodiment of the present

invention;

**[0026]** FIG. 4B is a circuit diagram of an even flip-flop according to an exemplary embodiment of the present invention;

**[0027]** FIG. 5 is a timing diagram illustrating the operation of the scan driver shown in FIG. 3;

**[0028]** FIG. 6A is a circuit diagram of an odd flip-flop according to an alternative exemplary embodiment of the present invention; and

**[0029]** FIG. 6B is a circuit diagram of an even flip-flop according to an alternative exemplary embodiment of the present invention.

## DETAILED DESCRIPTION

**[0030]** The present invention will now be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown.

**[0031]** FIG. 1 is a block diagram of an organic light emitting display (OLED) device using a tiling technique.

**[0032]** Referring to FIG. 1, the OLED device is formed by bonding OLED arrays 100. In FIG. 1, it is illustrated that eight OLED arrays 100, which are arranged four to a row and two to a column, are bonded to one another. However, the OLED device of the present invention may be designed to include a different number of OLED arrays 100 and to have various sizes.

**[0033]** Each of the OLED arrays 100 includes an electroluminescent (EL) panel 10 for displaying a predetermined image, and a data driver 20 for supplying a data signal to the EL panel 10.

**[0034]** The EL panels 10 have similar construction, and edges of the EL panels 10 are bonded to one another using an adhesive to form a combined EL panel. The adhesive may be an ultraviolet (UV) curing resin or a thermal curing resin, for example, epoxy resin.

**[0035]** Each of the EL panels 10 can be produced by the same fabrication process as an EL panel for a conventional OLED array. Accordingly, a large combined EL panel can be fabricated by bonding EL panels that are obtained by the same fabrication process.

**[0036]** Each of the EL panels 10 includes a scan driver, an emission control driver, and pixels, and each of the drivers and pixels includes a thin film transistor (TFT), which has a polysilicon channel in order to obtain fast response speed and high uniformity. In this case, the polysilicon channel may be formed by forming an amorphous silicon (a-Si) layer on a glass substrate and crystallizing the a-Si layer using a low temperature polysilicon (LTPS) process.

**[0037]** The TFTs are formed of polysilicon that is obtained using the LTPS process. Thereafter, the display region, the scan driver, and the emission control driver are formed using the transistors in each of the EL panels 10. The display region includes red (R), green (G), and blue (B) sub-pixels, and the scan and emission control drivers select respective pixels and generate signals for

controlling an emission operation. A detailed description of the EL panel 10 will be presented later.

**[0038]** Each of data drivers 20 is designed as an external integrated circuit (IC) using complementary metal oxide semiconductor (CMOS) technology and is electrically coupled to the corresponding EL panel 10. The EL panel 10 may be electrically coupled to the data driver 20 using a metal pattern that is printed on a flexible film. In that case, an output terminal of the data driver 20 is electrically coupled to one end of the metal pattern, and a data line located on the EL panel 10 is electrically coupled to the other end of the metal pattern. This method is referred to as a tape carrier package (TCP) technique. Each of the data drivers 20 transmits a data signal to the display region of the EL panel 10 through conductive lines that are located on the flexible film.

**[0039]** FIG. 2 is a detailed block diagram of the OLED array shown in FIG. 1.

**[0040]** Referring to FIG. 2, the OLED array 100 includes the EL panel 10 and the data driver 20. The EL panel 10 further includes a display region 12, a scan driver 14, and an emission control driver 16.

**[0041]** The display region 12 includes data lines D1-Dm, scan lines S1-Sn, emission control lines E1-En, and pixels P11-Pnm that are formed in pixel regions 18.

**[0042]** The data lines D1-Dm are electrically coupled to the data driver 20 and extend in a vertical direction of the exemplary embodiment shown in FIG. 2. The data lines D1-Dm transmit data signals to the respective pixels P11-Pnm. For example, the data line D1 is coupled to pixels P11-Pn1, the data line D2 is coupled to pixels P12-Pn2, and the data line Dm is coupled to pixels P1 m-Pnm.

**[0043]** Unlike in a conventional OLED device, the scan lines S1-Sn and the emission control lines E1-En extend in the same direction as the data lines D1-Dm (i.e., in the vertical direction of the exemplary embodiment shown in FIG. 2). However, each of the scan and emission control lines S1-Sn and E1-En includes a contact hole in order to transmit the same scan and emission control signals

40 to the pixels arranged in a horizontal direction of the exemplary embodiment of FIG. 2. Therefore, metal interconnections, which contact the scan and emission control lines S1-Sn and E1-En through the contact holes, extend in a horizontal direction so that scan and emission

45 control signals are transmitted to the pixels arranged in the horizontal direction. For example, the scan control signal from the scan line S1 and the emission control signal from the emission control line E1 are transmitted to the pixels P11-P1m, the scan and emission control signals from S2 and E2 are transmitted to the pixels P21-P2m, and the scan and emission control signals from Sn and En are transmitted to the pixels Pn1-Pnm.

**[0044]** Each of the pixels P11-Pnm includes R, G, and B sub-pixels that are repeatedly arranged in rows and columns. The pixels include an organic emission layer that emits light. The organic emission layers in the R, G, and B sub-pixels are formed of different organic materials, but are the same in interconnection layout or circuit

connection of a driving circuit. Accordingly, each of the pixels P11-Pnm emits R, G, or B light at a luminance corresponding to a data signal applied to the pixel and combines the R, G, and B lights to display a specific color.

**[0045]** In the exemplary embodiment of FIG. 2, the scan driver 14 is formed between the data driver 20 and the display region 12. Since a large panel is formed by bonding a number of EL panels 10 together, the scan driver 14 is formed on the same side as the data driver 20. The scan driver 14 is coupled to scan lines S1-Sn. Thus, the scan driver 14 sequentially transmits scan signals to the display region 12 and sequentially selects the pixels P11-Pnm.

**[0046]** In the exemplary embodiment shown, the emission control driver 16 is formed between the scan driver 14 and the display region 12 and is coupled to the emission control lines E1-En. Thus, the emission control driver 16 sequentially transmits emission control signals to the display region 12 and controls an emission time of each of the pixels P11-Pnm.

**[0047]** The data driver 20 may transmit data signals to the display region 12 of the EL panel 10 through conductive lines located on the flexible film as described above.

**[0048]** According to the embodiments described above, the OLED array 100 includes the EL panel 10 and the data driver 20, and the EL panel 10 includes the display region 12, the scan driver 14, and the emission control driver 16. Hereinafter, the structure and operation of the scan driver 14 will be described in detail with reference to exemplary embodiments of the present invention.

**[0049]** FIG. 3 is a block diagram of a scan driver for the OLED array according to an exemplary embodiment of the present invention.

**[0050]** Referring to FIG. 3, the scan driver 14 includes flip-flops FF1, FF2, FF3 ... FFn that are also labeled as a first flip-flop 14\_1, a second flip-flop 14\_2, a third flip-flop 14\_3 and so on. The first flip-flop 14\_1 receives a start pulse SP (e.g., a start signal) and outputs a first output signal OUT1 in synchronization with a clock signal CLK and an inverted clock signal CLKB. The first output signal OUT1 is shifted and input to a second flip-flop 14\_2. Also, the first output signal OUT1 becomes a first scan signal SCAN[1], which is used to select pixels located in a first row of pixels P11-P1 m of the display region 12 of FIG. 2.

**[0051]** The second flip-flop 14\_2 receives the first output signal OUT1 and outputs a second output signal OUT2 in synchronization with the clock signal CLK and the inverted clock signal CLKB that are shifted by a half cycle with respect to the first output signal OUT1. The second output signal OUT2 is input to a third flip-flop 14\_3. Also, the second output signal OUT2 becomes a second scan signal SCAN[2], which is used to select pixels located in a second row of pixels P21-P2m of the display region 12.

**[0052]** The third flip-flop 14\_3 receives the second output signal OUT2 and outputs a third output signal OUT3 in synchronization with the clock signal CLK and the in-

verted clock signal CLKB that are shifted by a half cycle of the clock signal CLK with respect to the second output signal OUT2. The third output signal OUT3 is input to a fourth flip-flop (not shown). Also, the third output signal OUT3 becomes a third scan signal that is used to select pixels located in a third row P31-P3m of the display region 12.

**[0053]** The flip-flops 14\_1, 14\_2, 14\_3 and so forth alternately receive the clock signal CLK and the inverted clock signal CLKB, and output scan signals SCAN including SCAN[1], SCAN[2], SCAN[3] and so forth, that are shifted by a half cycle of the clock signal CLK. For example, a clock signal CLK input to an odd flip-flop 14\_1 is input as an inverted clock signal CLKB to an even flip-flop 14\_2, whereas the inverted clock signal CLKB input to the odd flip-flop 14\_1 is input as a clock signal CLK to the even flip-flop 14\_2. Thus, the scan signal SCAN can be output every half cycle of the clock signal CLK.

**[0054]** It is illustrated in FIG. 3 that the scan driver 14 includes three flip-flops 14\_1, 14\_2, and 14\_3, but the present invention is not limited to this configuration. Rather, the scan driver 14 may include flip-flops in a number equal to the number of scan signals required (for example n in the case of the exemplary embodiment shown in FIG. 2).

**[0055]** FIG. 4A is a circuit diagram of an odd flip-flop, for example 14\_1, 14\_3, and the like, according to an exemplary embodiment of the present invention. The first flip-flop 14\_1 is shown in FIG. 4A as an example of odd flip-flops.

**[0056]** Referring to FIG. 4A, the odd flip-flop includes three transistors M1, M2, and M3 and a capacitor C.

**[0057]** The first transistor M1 is coupled between a positive power supply voltage line Vdd and a node N1, and a clock signal CLK is input to a gate terminal of the first transistor M1. The node N1 is the signal line for the scan signal being generated by the flip-flop.

**[0058]** The second transistor M2 has a first electrode coupled to the node N1, and a gate terminal coupled to a node N2. The node N2 is the gate terminal of the second transistor M2. An inverted clock signal CLKB is input to a second electrode of the second transistor M2.

**[0059]** The third transistor M3 has a first electrode coupled to the node N2. A start pulse SP is input to a second electrode of the third transistor M3, and the clock signal CLK is input to a gate terminal thereof. In FIG. 4A, the inputs to the first flip-flop 14\_1 are shown and therefore input to the second electrode of the third transistor M3 is shown as the start pulse SP which is the input to the first flip-flop 14\_1. As described with reference to FIG. 3, each of flip-flops 14\_2, 14\_3, ... other than the first flip-flop 14\_1 receives an output signal of the previous flip-flop as an input signal. So other odd flip-flops, such as 14\_3, would receive other input signals, such as SCAN[2], at the second electrode of their third transistor M3.

**[0060]** The first through third transistors M1, M2, and M3 are metal oxide semiconductor field effect transistors (MOSFETs) of the same conductivity type. In FIG. 4A

and FIG. 4B, it will be described that the first through third M1, M2, and M3 are shown as p-type MOSFETs, but the present invention is not limited to this conductivity type.

**[0061]** The capacitor C is coupled between the nodes N1 and N2 and maintains a voltage between the first electrode and the gate terminal of the second transistor M2. The capacitor C allows the flip-flop to be pulled down and generally leads the flip-flop to be in the same full-swing as a driving voltage.

**[0062]** For example, when the clock signal CLK is at a low level, the inverted clock signal CLKB is at a high level, and the start pulse SP is at a low level, both the first and third transistors M1 and M3 are turned on. Thus, a low-level start pulse SP is input to the gate terminal of the second transistor M2, so that the second transistor M2 is also turned on. However, because the high-level inverted clock signal CLKB is applied to the second electrode of the second transistor M2, no current flows through the second transistor M2. Thus, a high-level scan signal SCAN, that is SCAN[1] in the exemplary case shown, is output through a scan line coupled to the node N1. In this case, since the inverted clock signal CLKB is elevated to a high level, a voltage difference between a source electrode and a drain electrode of the second transistor M2 becomes 0 V, thus static current is completely cut off from the second transistor M2.

**[0063]** Next, when the clock signal CLK is at a high level, the inverted clock signal CLKB is at a low level, and the start pulse SP is at a high level, both the first and third transistors M1 and M3 are turned off. In this case, since the low-level inverted clock signal CLKB is applied to the second electrode of the second transistor M2, the second transistor M2 is turned on. As current flows through the second transistor M2 due to a high-level voltage stored in the node N1, a voltage at the node N1 is dropped as much as the low-level inverted clock signal CLKB. Specifically, as the third transistor M3 is turned off, the node N2 coupled to one terminal of the capacitor C is floated. Thus, a voltage at the node N2 is dropped as much as the voltage at the node N1 so that the voltage at the node N2 can be pulled down. As a result, a low-level scan signal SCAN[1] is output to a scan line coupled to the node N1.

**[0064]** FIG. 4B is a circuit diagram of an even flip-flop, for example 14\_2, 14\_4, and the like, according to an exemplary embodiment of the present invention. The second flip-flop 14\_2 is shown in FIG. 4B as an example of even flip-flops.

**[0065]** Referring to FIG. 4B, the even flip-flop has the same construction as the odd flip-flop shown in FIG. 4A. That is, the even flip-flop includes three transistors M1, M2, and M3 and a capacitor C. For brevity of explanation, a description of the construction of the even flip-flop will be omitted here.

**[0066]** However, a clock signal CLK and an inverted clock signal CLKB are input in inverse relation to the odd flip-flop. Also, the output signal SCAN[1] of the previous odd flip-flop is input instead of the start pulse SP. Spe-

cifically, the inverted clock signal CLKB is input to a gate terminal of the first transistor M1 and a gate terminal of the third transistor M3, and the clock signal CLK is input to a second electrode of the second transistor M2. Also, the output signal SCAN[1] of the previous odd flip-flop is input to a second electrode of the third transistor M3.

**[0067]** The above-described even flip-flop operates in the same manner as the odd flip-flop as described with reference to FIG. 4A and outputs a scan signal SCAN[2] in synchronization with a clock signal CLK that is shifted by a half clock cycle with respect to the inverted clock signal CLKB input to the previous flip flop.

**[0068]** As described above, the scan driver of the present invention alternately inputs a clock signal CLK and an inverted clock signal CLKB to each of the flip-flops and outputs a scan signal that is shifted by a half clock cycle.

**[0069]** In the embodiment of the present invention, each of the flip-flops includes the three transistors M1, M2, M3 and one capacitor C. Thus, layout area can be minimized owing to simplification of circuits. Also, when a high-level scan signal SCAN is output, the flow of static current is prevented due to a high-level signal that is applied to a drain terminal of the second transistor M2. As a result, power consumption can be reduced. Furthermore, since the capacitor C is coupled between the source and gate of the second transistor M2, when a low-level scan signal SCAN is output, sufficient pull-down operation is enabled.

**[0070]** Hereinafter, the operation of the scan driver including flip-flops will be described with reference to FIG. 5.

**[0071]** FIG. 5 is a timing diagram illustrating the operation of the scan driver shown in FIG. 3.

**[0072]** First, the operation of the first flip-flop 14\_1 that is a representative odd flip-flop will be described with reference to FIGs. 3, 4A, 4B, and 5.

**[0073]** Referring to FIGs. 3 through 5, a low-level clock signal CLK, a high-level inverted clock signal CLKB, and a low-level start pulse SP are input. In this case, all the first, second, and third transistors M1, M2, and M3 are turned on. Thus, the node N1 outputs a high-level scan signal SCAN[1]. Here, the second transistor M2 is turned on, but a voltage between the source and drain of the second transistor M2 becomes 0V due to the high-level inverted clock signal CLKB applied to the second electrode of the second transistor M2, so that the flow of static current can be substantially cut off. As a result, power consumption caused by the static current is reduced.

**[0074]** Thereafter, the clock signal CLK is shifted by a half clock cycle so that a high-level clock signal CLK, a low-level clock signal CLKB, and a high-level start pulse SP are input to the first flip-flop 14\_1. Thus, both the first and third transistors M1 and M3 are turned off. In this case, one terminal of the capacitor C coupled to the node N2 is floated. While the second transistor M2 is being turned on, current flows due to a voltage difference between the source and gate of the second transistor M2

and a voltage difference between the source and drain of this transistor. Accordingly, a voltage at the node N1 is dropped as much as the low-level inverted clock signal CLKB, thus the node N1 outputs a low-level scan signal SCAN[1].

**[0075]** Thereafter, the clock signal CLK is shifted by a half clock cycle so that a low-level clock signal CLK, a high-level inverted clock signal CLKB, and a high-level start pulse SP are input to the first flip-flop 14\_1. In this case, the second transistor M2 is turned off due to the high-level start pulse SP, and the node N1 outputs a high-level scan signal SCAN[1].

**[0076]** From the next cycle, although the clock signal CLK and the inverted clock signal CLKB make an upward or downward transition, since the start pulse SP is fixed at a high level, the node N1 always remains at a high level.

**[0077]** Next, the operation of the second flip-flop 14\_2 that is a representative even flip-flop will be described. The second flip-flop 14\_2 receives the clock signal CLK that is shifted by a half clock cycle.

**[0078]** Specifically, a high-level clock signal CLK, a low-level inverted clock signal CLKB, and a low-level scan signal SCAN[1] are input to the second flip-flop 14\_2. In this case, all the first, second, and third transistors M1, M2, and M3 are turned on. Thus, the node N1 outputs a high-level scan signal SCAN[2]. Here, the second transistor M2 is turned on, but a voltage between the source and drain of the second transistor M2 becomes 0V due to the high-level clock signal CLK applied to the second electrode of the second transistor M2, so that the flow of static current can be substantially cut off. As a result, power consumption caused by the static current is reduced.

**[0079]** Thereafter, the clock signal CLK is shifted by a half clock cycle so that a low-level clock signal CLK, a high-level inverted clock signal CLKB, and a high-level scan signal SCAN[1] are input to the second flip-flop 14\_2. Thus, both the first and third transistors M1 and M3 are turned off in response to the high-level inverted clock signal CLKB. In this case, one terminal of the capacitor C coupled to the node N2 is floated. While the second transistor M2 is being turned on due to a voltage difference between the source and gate thereof, a voltage difference between the source and drain of the second transistor M2 arises from the low-level clock signal CLK, so that current flows. Accordingly, a voltage at the node N1 is dropped as much as the low-level clock signal CLK, thus the node N1 outputs a low-level scan signal SCAN[2].

**[0080]** Thereafter, the clock signal CLK is shifted by a half clock cycle so that a high-level clock signal CLK, a low-level inverted clock signal CLKB, and a high-level scan signal SCAN[1] are input to the second flip-flop 14\_2. In this case, the second transistor M2 is turned off due to the high-level scan signal SCAN[1], and the node N1 outputs a high-level scan signal SCAN[2].

**[0081]** From now on, although the clock signal CLK and the inverted clock signal CLKB make an upward or

downward transition every half cycle, since the scan signal SCAN[1] is fixed at a high level, the node N1 always remains at a high level.

**[0082]** Subsequently, the remaining flip-flops 14\_3, 14\_4, and so forth, perform the same operations as the first and second flip-flops 14\_1 and 14\_2 and output scan signals SCAN.

**[0083]** As described above, the scan driver of the present invention makes use of three transistors and one capacitor and outputs the scan signal SCAN[n] every half cycle of the clock signal CLK.

**[0084]** In FIGS. 4A and 4B, a clock signal CLK and an inverted clock signal CLKB are directly input to a gate terminal of a transistor. Thus, when the clock signal CLK is delayed due to a line load, an output signal (i.e., a scan signal SCAN) also may be delayed. In particular, when the transistor has a large size, a delay in the scan signal makes application of a data signal incorrect, thus an undesirable image may be displayed.

**[0085]** FIG. 6A is a circuit diagram of an odd flip-flop according to an alternative exemplary embodiment of the present invention.

**[0086]** Referring to FIG. 6A, the odd flip-flop has almost the same construction as the odd flip-flop shown in FIG. 4A. Thus, a description of the same components will be omitted here.

**[0087]** Referring to FIG. 6A, a control signal input portion is coupled to gate terminals of a first transistor M1 and a third transistor M3. The control signal input portion includes two transistors M4 and M5. The fourth transistor M4 is coupled between a negative power supply voltage terminal Vss and the gate terminals of the first and third transistors M1 and M3, and a clock signal CLK is input to a gate terminal thereof. The fifth transistor M5 is coupled between a positive power supply voltage terminal Vdd and the gate terminals of the first and third transistors M1 and M3, and an inverted clock signal CLKB is input to a gate terminal of the fifth transistor M5.

**[0088]** Accordingly, once a low-level clock signal CLK is input, the fourth transistor M4 is turned on, so that the negative power supply voltage Vss is commonly applied to the gate terminals of the first and third transistors M1 and M3. Also, once a low-level inverted clock signal CLKB is input, the fifth transistor M5 is turned on, so that a positive power supply voltage Vdd is commonly applied to the gate terminals of the first and third transistors M1 and M3. Since the operating principle of the odd flip-flop of FIG. 6A is the same as the odd flip-flop of FIG. 4A, a description thereof will be omitted here.

**[0089]** FIG. 6B is a circuit diagram of an even flip-flop according to an alternative exemplary embodiment of the present invention.

**[0090]** Referring to FIG. 6B, the alternative even flip-flop has the same construction as the odd flip-flop shown in FIG. 6A. However, a clock signal CLK and an inverted clock signal CLKB are input in inverse relation to the odd flip-flop shown in FIG. 6A. Accordingly, in the even flip-flop of FIG. 6B, the inverted clock signal CLKB is input

to a terminal to which the clock signal CLK is input in the odd flip-flop of FIG. 6A, while the clock signal CLK is input to a terminal to which the inverted clock signal CLKB is input in the odd flip-flop of FIG. 6A. Since the operations of the even flip-flop of FIG. 6B are the same as that of the even flip-flop of FIG. 4B, a description thereof will not be repeated here.

**[0091]** In the alternative embodiment of the present invention, shown in FIGs. 6A and 6B, since each of the flip-flops includes the three transistors M1, M2, and M3 and a capacitor C, layout area can be minimized due to simplification of circuits. Also, when a high-level scan signal SCAN is output, the flow of static current is prevented due to a high-level signal that is applied to a drain terminal of the second transistor M2. As a result, power consumption can be reduced. Furthermore, since the capacitor C is coupled between a source terminal and a gate terminal of the second transistor M2, when a low-level scan signal SCAN is output, a sufficient pull-down operation is enabled. In addition, each of the odd and even flip-flops of the alternative embodiment, includes the control signal input portion unlike the first embodiment, with the result that a delay in an output signal caused by a delay in the clock signal CLK can be prevented.

**[0092]** According to the present invention as described above, a display panel includes flip-flops, each of which is comprised of three transistors and a capacitor, so that layout area is minimized with simplification of circuits while facilitating construction of an SOP-type display panel.

**[0093]** Also, when a high-level scan signal is output, the flow of static current into a second transistor is cut off, thus reducing power consumption.

**[0094]** Furthermore, as the capacitor is coupled between a source terminal and a gate terminal of the second transistor, a low-level scan signal can be output in the same waveform as a driving voltage so that a sufficient pull-down operation is enabled.

**[0095]** Consequently, the present invention provides not only a simplified SOP-type scan driver but also an OLED device that can minimize power consumption.

**[0096]** While this invention has been described in connection with what is presently considered to be practical exemplary embodiments, it is to be understood that the invention is not limited to the disclosed embodiments, but, on the contrary, is intended to cover various modifications and equivalent arrangements included within the spirit and scope of the appended claims.

## Claims

1. An organic light emitting display device comprising:

a data driver adapted for applying a data signal to selected pixels, wherein the data driver is adapted for generating data signals corresponding to an image to be displayed by the device;

and

a scan driver having flip-flops and adapted for applying a scan signal to select the pixels, wherein the scan driver is adapted for generating scan signals comprising flip-flops coupled together, a first flip-flop adapted for receiving a clock signal as a control signal and a start pulse as an input signal and generating a first scan signal, a second flip-flop adapted for receiving an inverted clock signal as a control signal and the first scan signal as an input signal and adapted for generating a second scan signal, the second scan signal being shifted by half cycle of the clock signal with respect to the first scan signal; and

an emission control driver adapted for applying an emission control signal to control an emission operation of the pixels; and

a display region having pixels for displaying a predetermined image, wherein

the pixels are coupled to the data driver, the scan driver and the emission control driver, for receiving the data signals, the scan signals and the emission control signals, the pixels being controlled by the scan signals and the emission control signals, the pixels for generating light according to the data signals.

2. The organic light emitting display device according to claim 1,

wherein at least one of the flip-flops of the scan driver includes:

a first transistor, coupled between a positive power supply voltage terminal and a signal line for the scan signal, and turned on/off according to a control signal applied to a gate terminal of the first transistor;

a second transistor, coupled between the signal line for the scan signal and a signal line for an inverted control signal and turned on/off according to a voltage at a gate terminal of the second transistor; and

a third transistor having a first electrode and a second electrode,

wherein the first electrode of the third transistor is coupled to the gate terminal of the second transistor and an input signal applied to the second electrode of the third transistor is transmitted to the first electrode of the third transistor according to the control signal applied to a gate terminal of the third transistor.

3. The organic light emitting display device according to claim 1,

wherein at least one of the flip-flops of the scan driver includes:

a first transistor, coupled between a positive power supply voltage terminal and a signal line for scan signals, and turned on/off according to a control signal applied to a gate terminal of the first transistor; 5

a second transistor, coupled between the signal line for the scan signal and either a signal line for a clock signal or a signal line for an inverted clock signal and turned on/off according to a voltage at a gate terminal of the second transistor; 10

a third transistor having a first electrode and a second electrode, wherein the first electrode of the third transistor is coupled to the gate of the second transistor and an input signal applied to the second electrode of the third transistor is transmitted to the first electrode of the third transistor according to the control signal applied to a gate terminal of the third transistor; and 15

a control signal input portion, commonly coupled to the gate terminal of the first transistor and the gate terminal of the third transistor and applying the control signal of a low or high level in response to either a clock signal or an inverted clock signal. 20

4. The organic light emitting display device according to one of the claims 1-3, wherein the at least one of the flip-flops further includes a capacitor, coupled between a source terminal and the gate terminal of the second transistor for maintaining a voltage for a predetermined time. 25

5. The organic light emitting display device according to one of the preceding claims, wherein the control signal applied to the at least one of the flip-flops is either a clock signal or an inverted clock signal, and wherein the clock signal and the inverted clock signal are alternately input to an odd flip-flop and an even flip-flop, respectively. 30

6. The organic light emitting display device according to one of the preceding claims, wherein the at least one of the flip-flops is for outputting a scan signal via the signal line for the scan signal and for inputting the scan signal to a next flip-flop. 35

7. The organic light emitting display device according to one of the claims 5-6, wherein the at least one of the flip-flops is for outputting the scan signal every half cycle of the clock signal. 40

8. The organic light emitting display device according to one of the preceding claims, wherein the first transistor, the second transistor, and the third transistor are PMOS transistors. 45

9. The organic light emitting display device according to one of the claims 3-8, wherein the control signal input portion includes: 50

a fourth transistor, coupled between a negative power supply voltage terminal and the gate terminal of the first transistor and the gate terminal of the third transistor, and turned on/off in response to either the clock signal or the inverted clock signal; and

a fifth transistor, coupled between a positive power supply voltage terminal and the gate terminal of the first transistor and the gate terminal of the third transistor, and turned on/off in response to either the inverted clock signal or the clock signal. 55

10. The organic light emitting display device according to one of the claims 3-9, wherein the clock signal and the inverted clock signal are alternately input to an odd flip-flop and an even flip-flop. 60

11. The organic light emitting display device according to one of the claims 8-10, wherein the first transistor, the second transistor, the third transistor, the fourth transistor, and the fifth transistor are PMOS transistors. 65

12. A method for generating scan signals for driving an organic light emitting display device having a scan driver comprised of flip-flops coupled together in series, a first one of the flip-flops receiving a start pulse as input and each of the flip-flops after the first flip-flop receiving an output signal of a previous one of the flip-flops as input, and the output signal of each one of the flip-flops being one of the scan signals, the method comprising: 70

providing a clock signal having a low level during a first half clock cycle to the first one of the flip-flops; 75

providing the start pulse having the low level during the first half clock cycle to the first one of the flip-flops;

generating a first one of the scan signals by the first one of the flip-flops, the first one of the scan signals having a high level during the first half clock cycle and the low level during a second half clock cycle;

providing an inverted clock signal having the low level during a second half clock cycle to a second one of the flip-flops coupled to the first one of the flip-flops;

providing the first one of the scan signals to the second one of the flip-flops; and

generating a second one of the scan signals by the second one of the flip-flops, the second one of the scan signals having the high level during 80

the first half clock cycle and the second half clock cycle and the low level during a third half clock cycle,  
wherein the flip-flops include transistors of only a first conductivity type. 5

13. The method of claim 12, wherein each of the flip-flops further includes a control signal input portion having transistors of the first conductivity type, the method further comprising: 10

providing the clock signal to the first one of the flip-flops through the control signal input portion of the first one of the flip-flops; and  
providing the inverted clock signal to the second one of the flip-flops through the control signal input portion of the second one of the flip-flops. 15

14. The method according to one of the claims 12-13 , wherein the providing of the clock signal includes controlling a coupling of a negative power supply to the first one of the flip-flops, and  
wherein the providing of the inverted clock signal includes controlling a coupling of a positive power supply to the second one of the flip-flops. 20 25

15. The method according to one of the claims 12-14, further comprising:

providing the inverted clock signal to the first one of the flip-flops for preventing static current through the first one of the flip flops; and  
providing the clock signal to the second one of the flip-flops for preventing static current through the second one of the flip flops. 30 35

16. The method according to one of the claims 12-15, further comprising:

providing storage capacitance in the flip-flops 40 for sufficient pull-down.

45

50

55

FIG. 1



FIG. 2



FIG. 3



FIG. 4A



FIG. 4B



FIG. 5



FIG. 6A



FIG. 6B





| DOCUMENTS CONSIDERED TO BE RELEVANT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                |                                                     | CLASSIFICATION OF THE APPLICATION (IPC) |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------|
| Category                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Citation of document with indication, where appropriate, of relevant passages                                                                                                                                                  | Relevant to claim                                   |                                         |
| Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | EP 1 531 450 A (SAMSUNG SDI CO., LTD)<br>18 May 2005 (2005-05-18)<br>* paragraphs [0002], [0051], [0054];<br>figures 4,5A,5B,6 *                                                                                               | 1-16                                                | INV.<br>G09G3/32                        |
| Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | US 6 339 631 B1 (YEO JU CHEON [KR] ET AL)<br>15 January 2002 (2002-01-15)<br>* figures 4-6 *<br>* column 1, lines 6-9 *<br>* column 2, lines 34-37 *<br>* column 3, line 60 - column 4, line 15 *<br>* column 5, lines 29-38 * | 1-16                                                |                                         |
| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | US 5 633 653 A (ATHERTON ET AL)<br>27 May 1997 (1997-05-27)<br>* column 5, line 55 - column 7, line 9;<br>figures 1,6,7 *                                                                                                      | 1-16                                                |                                         |
| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | US 2002/109658 A1 (NOGUCHI YUKIHIRO)<br>15 August 2002 (2002-08-15)<br>* paragraphs [0002], [0006], [0007],<br>[0018], [0019], [0022], [0024],<br>[0026], [0030]; figures 1,3,6 *                                              | 1-16                                                | TECHNICAL FIELDS<br>SEARCHED (IPC)      |
| P,Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | US 2005/220262 A1 (MOON SU H [KR] MOON SU<br>HWAN [KR]) 6 October 2005 (2005-10-06)<br>* figures 1,2 *<br>* paragraphs [0003], [0009], [0010],<br>[0020] *                                                                     | 1-16                                                | G09G<br>G11C                            |
| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | US 2004/252084 A1 (MIYAGAWA KEISUKE ET AL)<br>16 December 2004 (2004-12-16)<br>* paragraphs [0001], [0002], [0004],<br>[0007], [0079]; figures 9A,9B,10 *                                                                      | 1-16                                                |                                         |
| The present search report has been drawn up for all claims                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                |                                                     |                                         |
| 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Place of search<br>Munich                                                                                                                                                                                                      | Date of completion of the search<br>23 October 2006 | Examiner<br>Taron, Laurent              |
| <b>CATEGORY OF CITED DOCUMENTS</b><br>X : particularly relevant if taken alone<br>Y : particularly relevant if combined with another document of the same category<br>A : technological background<br>O : non-written disclosure<br>P : intermediate document<br>T : theory or principle underlying the invention<br>E : earlier patent document, but published on, or after the filing date<br>D : document cited in the application<br>L : document cited for other reasons<br>& : member of the same patent family, corresponding document |                                                                                                                                                                                                                                |                                                     |                                         |

ANNEX TO THE EUROPEAN SEARCH REPORT  
ON EUROPEAN PATENT APPLICATION NO.

EP 06 11 7723

This annex lists the patent family members relating to the patent documents cited in the above-mentioned European search report. The members are as contained in the European Patent Office EDP file on The European Patent Office is in no way liable for these particulars which are merely given for the purpose of information.

23-10-2006

| Patent document cited in search report |    | Publication date |                            | Patent family member(s)                                              |  | Publication date                                                   |
|----------------------------------------|----|------------------|----------------------------|----------------------------------------------------------------------|--|--------------------------------------------------------------------|
| EP 1531450                             | A  | 18-05-2005       | CN<br>JP<br>US             | 1617205 A<br>2005148750 A<br>2005104817 A1                           |  | 18-05-2005<br>09-06-2005<br>19-05-2005                             |
| US 6339631                             | B1 | 15-01-2002       | KR                         | 2000059298 A                                                         |  | 05-10-2000                                                         |
| US 5633653                             | A  | 27-05-1997       | DE<br>DE<br>EP<br>JP<br>WO | 69529569 D1<br>69529569 T2<br>0777900 A1<br>10507843 T<br>9607174 A1 |  | 13-03-2003<br>20-11-2003<br>11-06-1997<br>28-07-1998<br>07-03-1996 |
| US 2002109658                          | A1 | 15-08-2002       | JP                         | 2002244578 A                                                         |  | 30-08-2002                                                         |
| US 2005220262                          | A1 | 06-10-2005       |                            | NONE                                                                 |  |                                                                    |
| US 2004252084                          | A1 | 16-12-2004       | AU<br>CN<br>EP<br>WO       | 2003289450 A1<br>1732498 A<br>1577864 A1<br>2004061809 A1            |  | 29-07-2004<br>08-02-2006<br>21-09-2005<br>22-07-2004               |

EPO FORM P0459

For more details about this annex : see Official Journal of the European Patent Office, No. 12/82

|                |                                                                                          |         |            |
|----------------|------------------------------------------------------------------------------------------|---------|------------|
| 专利名称(译)        | 一种有机发光显示装置和用于产生扫描信号的方法，用于驱动具有扫描驱动器的有机发光显示装置                                              |         |            |
| 公开(公告)号        | <a href="#">EP1746566A1</a>                                                              | 公开(公告)日 | 2007-01-24 |
| 申请号            | EP2006117723                                                                             | 申请日     | 2006-07-24 |
| [标]申请(专利权)人(译) | 三星斯笛爱股份有限公司                                                                              |         |            |
| 申请(专利权)人(译)    | 三星SDI CO. , LTD.                                                                         |         |            |
| 当前申请(专利权)人(译)  | 三星移动显示器有限公司.                                                                             |         |            |
| [标]发明人         | CHUNG BO YONG LEGEL & IP TEAM CORP PLANNING STAFF                                        |         |            |
| 发明人            | CHUNG, BO-YONG LEGEL & IP TEAM CORP.PLANNING STAFF                                       |         |            |
| IPC分类号         | G09G3/32                                                                                 |         |            |
| CPC分类号         | G11C19/28 G09G3/3266 G09G2300/026 G09G2300/0408 G09G2300/0417 G09G2300/0426 G09G2330/021 |         |            |
| 代理机构(译)        | hengelhaupt , Jürgen                                                                     |         |            |
| 优先权            | 1020050066946 2005-07-22 KR                                                              |         |            |
| 其他公开文献         | <a href="#">EP1746566B1</a>                                                              |         |            |
| 外部链接           | <a href="#">Espacenet</a>                                                                |         |            |

### 摘要(译)

用于有机发光显示 ( OLED ) 器件的面板上系统 ( SOP ) 型扫描驱动器。扫描驱动器包括触发器。每个触发器接收输入信号，时钟信号和反相时钟信号，并输出扫描信号。扫描信号被移位并输入到相邻的触发器。每个触发器包括三个相同导电类型的晶体管和一个电容器。因此，由于电路的简化，布局面积被最小化，并且切断静电电流以降低功耗。

FIG. 2

